dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.88 100.00 87.50 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.62 84.62 42.31 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.11 95.00 78.12 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.66 99.29 91.20 91.67 96.13 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.96 100.00 65.38 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 90.30 100.00 80.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.85 95.00 73.08 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.09 82.50 42.31 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.29 85.00 41.18 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.85 95.00 73.08 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
88.09 94.03 75.00 83.33 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T5,T8
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11CoveredT3,T5,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101Not Covered
110Not Covered
111CoveredT3,T5,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T5,T8
110Not Covered
111CoveredT3,T5,T8

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T5,T8

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T5,T8

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T5,T8
10CoveredT3,T5,T8
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T5,T8
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T5,T8
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 181381281 26049644 0 0
DepthKnown_A 181381281 139278047 0 0
RvalidKnown_A 181381281 139278047 0 0
WreadyKnown_A 181381281 139278047 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 181381281 26049644 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 26049644 0 0
T3 137292 45574 0 0
T4 96 0 0 0
T5 857134 154601 0 0
T6 16400 0 0 0
T8 131561 277019 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 29635 0 0
T12 0 25832 0 0
T13 0 137584 0 0
T14 0 12897 0 0
T15 0 15401 0 0
T16 24290 0 0 0
T18 190695 0 0 0
T27 0 143114 0 0
T41 0 153790 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 139278047 0 0
T3 137292 136636 0 0
T4 96 96 0 0
T5 857134 751320 0 0
T6 16400 16032 0 0
T8 131561 130406 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 226096 0 0
T12 0 214636 0 0
T13 0 104300 0 0
T14 0 14128 0 0
T15 0 267991 0 0
T16 24290 0 0 0
T18 190695 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 139278047 0 0
T3 137292 136636 0 0
T4 96 96 0 0
T5 857134 751320 0 0
T6 16400 16032 0 0
T8 131561 130406 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 226096 0 0
T12 0 214636 0 0
T13 0 104300 0 0
T14 0 14128 0 0
T15 0 267991 0 0
T16 24290 0 0 0
T18 190695 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 139278047 0 0
T3 137292 136636 0 0
T4 96 96 0 0
T5 857134 751320 0 0
T6 16400 16032 0 0
T8 131561 130406 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 226096 0 0
T12 0 214636 0 0
T13 0 104300 0 0
T14 0 14128 0 0
T15 0 267991 0 0
T16 24290 0 0 0
T18 190695 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 26049644 0 0
T3 137292 45574 0 0
T4 96 0 0 0
T5 857134 154601 0 0
T6 16400 0 0 0
T8 131561 277019 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 29635 0 0
T12 0 25832 0 0
T13 0 137584 0 0
T14 0 12897 0 0
T15 0 15401 0 0
T16 24290 0 0 0
T18 190695 0 0 0
T27 0 143114 0 0
T41 0 153790 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T5,T8
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11CoveredT3,T5,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101CoveredT3,T5,T8
110Not Covered
111CoveredT3,T5,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T5,T8
110Not Covered
111CoveredT3,T5,T8

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T5,T8

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT3,T5,T8
10CoveredT1,T2,T3
11CoveredT3,T5,T8

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T5,T8
10CoveredT3,T5,T8
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T5,T8
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T5,T8
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 181381281 27393506 0 0
DepthKnown_A 181381281 139278047 0 0
RvalidKnown_A 181381281 139278047 0 0
WreadyKnown_A 181381281 139278047 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 181381281 27393506 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 27393506 0 0
T3 137292 47928 0 0
T4 96 0 0 0
T5 857134 160018 0 0
T6 16400 0 0 0
T8 131561 290124 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 30661 0 0
T12 0 28956 0 0
T13 0 144194 0 0
T14 0 13840 0 0
T15 0 16060 0 0
T16 24290 0 0 0
T18 190695 0 0 0
T27 0 150868 0 0
T41 0 160212 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 139278047 0 0
T3 137292 136636 0 0
T4 96 96 0 0
T5 857134 751320 0 0
T6 16400 16032 0 0
T8 131561 130406 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 226096 0 0
T12 0 214636 0 0
T13 0 104300 0 0
T14 0 14128 0 0
T15 0 267991 0 0
T16 24290 0 0 0
T18 190695 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 139278047 0 0
T3 137292 136636 0 0
T4 96 96 0 0
T5 857134 751320 0 0
T6 16400 16032 0 0
T8 131561 130406 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 226096 0 0
T12 0 214636 0 0
T13 0 104300 0 0
T14 0 14128 0 0
T15 0 267991 0 0
T16 24290 0 0 0
T18 190695 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 139278047 0 0
T3 137292 136636 0 0
T4 96 96 0 0
T5 857134 751320 0 0
T6 16400 16032 0 0
T8 131561 130406 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 226096 0 0
T12 0 214636 0 0
T13 0 104300 0 0
T14 0 14128 0 0
T15 0 267991 0 0
T16 24290 0 0 0
T18 190695 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 27393506 0 0
T3 137292 47928 0 0
T4 96 0 0 0
T5 857134 160018 0 0
T6 16400 0 0 0
T8 131561 290124 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 30661 0 0
T12 0 28956 0 0
T13 0 144194 0 0
T14 0 13840 0 0
T15 0 16060 0 0
T16 24290 0 0 0
T18 190695 0 0 0
T27 0 150868 0 0
T41 0 160212 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 181381281 0 0 0
DepthKnown_A 181381281 139278047 0 0
RvalidKnown_A 181381281 139278047 0 0
WreadyKnown_A 181381281 139278047 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 181381281 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 139278047 0 0
T3 137292 136636 0 0
T4 96 96 0 0
T5 857134 751320 0 0
T6 16400 16032 0 0
T8 131561 130406 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 226096 0 0
T12 0 214636 0 0
T13 0 104300 0 0
T14 0 14128 0 0
T15 0 267991 0 0
T16 24290 0 0 0
T18 190695 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 139278047 0 0
T3 137292 136636 0 0
T4 96 96 0 0
T5 857134 751320 0 0
T6 16400 16032 0 0
T8 131561 130406 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 226096 0 0
T12 0 214636 0 0
T13 0 104300 0 0
T14 0 14128 0 0
T15 0 267991 0 0
T16 24290 0 0 0
T18 190695 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 139278047 0 0
T3 137292 136636 0 0
T4 96 96 0 0
T5 857134 751320 0 0
T6 16400 16032 0 0
T8 131561 130406 0 0
T9 22396 0 0 0
T10 1403 0 0 0
T11 230353 226096 0 0
T12 0 214636 0 0
T13 0 104300 0 0
T14 0 14128 0 0
T15 0 267991 0 0
T16 24290 0 0 0
T18 190695 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T8,T9
10CoveredT1,T2,T3
11CoveredT5,T8,T9

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T8,T9
10Not Covered
11CoveredT5,T8,T9

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT5,T8,T9
101Not Covered
110Not Covered
111CoveredT5,T8,T9

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT5,T8,T9
101CoveredT5,T8,T9
110Not Covered
111CoveredT5,T8,T9

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT5,T8,T9

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT5,T8,T9

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT5,T8,T9
10CoveredT5,T8,T9
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T5,T8,T9
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T5,T8,T9
0 0 Covered T5,T8,T9


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T5,T8,T9
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 181381281 8618735 0 0
DepthKnown_A 181381281 40243855 0 0
RvalidKnown_A 181381281 40243855 0 0
WreadyKnown_A 181381281 40243855 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 181381281 8618735 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 8618735 0 0
T5 857134 41010 0 0
T6 16400 0 0 0
T8 131561 2357 0 0
T9 22396 9032 0 0
T10 1403 0 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 55052 0 0
T16 24290 0 0 0
T18 190695 61975 0 0
T20 0 936 0 0
T27 0 85163 0 0
T28 0 58944 0 0
T29 0 64202 0 0
T43 0 51339 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 40243855 0 0
T5 857134 97680 0 0
T6 16400 0 0 0
T8 131561 6928 0 0
T9 22396 22072 0 0
T10 1403 1368 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 444776 0 0
T16 24290 22992 0 0
T18 190695 181160 0 0
T19 0 936 0 0
T20 0 2888 0 0
T42 0 648 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 40243855 0 0
T5 857134 97680 0 0
T6 16400 0 0 0
T8 131561 6928 0 0
T9 22396 22072 0 0
T10 1403 1368 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 444776 0 0
T16 24290 22992 0 0
T18 190695 181160 0 0
T19 0 936 0 0
T20 0 2888 0 0
T42 0 648 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 40243855 0 0
T5 857134 97680 0 0
T6 16400 0 0 0
T8 131561 6928 0 0
T9 22396 22072 0 0
T10 1403 1368 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 444776 0 0
T16 24290 22992 0 0
T18 190695 181160 0 0
T19 0 936 0 0
T20 0 2888 0 0
T42 0 648 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 8618735 0 0
T5 857134 41010 0 0
T6 16400 0 0 0
T8 131561 2357 0 0
T9 22396 9032 0 0
T10 1403 0 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 55052 0 0
T16 24290 0 0 0
T18 190695 61975 0 0
T20 0 936 0 0
T27 0 85163 0 0
T28 0 58944 0 0
T29 0 64202 0 0
T43 0 51339 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT5,T8,T9

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T8,T9
10Not Covered
11CoveredT5,T8,T9

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT5,T8,T9
101Not Covered
110Not Covered
111CoveredT5,T8,T9

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT5,T8,T9

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT5,T8,T9
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T5,T8,T9


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T5,T8,T9
0 0 Covered T5,T8,T9


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T5,T8,T9
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 181381281 277039 0 0
DepthKnown_A 181381281 40243855 0 0
RvalidKnown_A 181381281 40243855 0 0
WreadyKnown_A 181381281 40243855 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 181381281 277039 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 277039 0 0
T5 857134 1314 0 0
T6 16400 0 0 0
T8 131561 78 0 0
T9 22396 289 0 0
T10 1403 0 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 1766 0 0
T16 24290 0 0 0
T18 190695 1981 0 0
T20 0 30 0 0
T27 0 2738 0 0
T28 0 1897 0 0
T29 0 2060 0 0
T43 0 1647 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 40243855 0 0
T5 857134 97680 0 0
T6 16400 0 0 0
T8 131561 6928 0 0
T9 22396 22072 0 0
T10 1403 1368 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 444776 0 0
T16 24290 22992 0 0
T18 190695 181160 0 0
T19 0 936 0 0
T20 0 2888 0 0
T42 0 648 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 40243855 0 0
T5 857134 97680 0 0
T6 16400 0 0 0
T8 131561 6928 0 0
T9 22396 22072 0 0
T10 1403 1368 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 444776 0 0
T16 24290 22992 0 0
T18 190695 181160 0 0
T19 0 936 0 0
T20 0 2888 0 0
T42 0 648 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 40243855 0 0
T5 857134 97680 0 0
T6 16400 0 0 0
T8 131561 6928 0 0
T9 22396 22072 0 0
T10 1403 1368 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 444776 0 0
T16 24290 22992 0 0
T18 190695 181160 0 0
T19 0 936 0 0
T20 0 2888 0 0
T42 0 648 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 181381281 277039 0 0
T5 857134 1314 0 0
T6 16400 0 0 0
T8 131561 78 0 0
T9 22396 289 0 0
T10 1403 0 0 0
T11 230353 0 0 0
T12 214636 0 0 0
T13 104920 0 0 0
T15 0 1766 0 0
T16 24290 0 0 0
T18 190695 1981 0 0
T20 0 30 0 0
T27 0 2738 0 0
T28 0 1897 0 0
T29 0 2060 0 0
T43 0 1647 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T5,T8
110Not Covered
111CoveredT3,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577067519 3565833 0 0
DepthKnown_A 577067519 576980746 0 0
RvalidKnown_A 577067519 576980746 0 0
WreadyKnown_A 577067519 576980746 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577067519 3565833 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 3565833 0 0
T3 38947 832 0 0
T4 10974 3758 0 0
T5 522705 42496 0 0
T6 68813 832 0 0
T7 887 0 0 0
T8 798326 29746 0 0
T9 116208 0 0 0
T10 4196 0 0 0
T11 0 10960 0 0
T12 0 837 0 0
T13 0 10816 0 0
T14 0 832 0 0
T16 38890 0 0 0
T17 1359 0 0 0
T21 0 100 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 3565833 0 0
T3 38947 832 0 0
T4 10974 3758 0 0
T5 522705 42496 0 0
T6 68813 832 0 0
T7 887 0 0 0
T8 798326 29746 0 0
T9 116208 0 0 0
T10 4196 0 0 0
T11 0 10960 0 0
T12 0 837 0 0
T13 0 10816 0 0
T14 0 832 0 0
T16 38890 0 0 0
T17 1359 0 0 0
T21 0 100 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577067519 0 0 0
DepthKnown_A 577067519 576980746 0 0
RvalidKnown_A 577067519 576980746 0 0
WreadyKnown_A 577067519 576980746 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577067519 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577067519 0 0 0
DepthKnown_A 577067519 576980746 0 0
RvalidKnown_A 577067519 576980746 0 0
WreadyKnown_A 577067519 576980746 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577067519 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T8,T9
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT5,T8,T9

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT5,T8,T9

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT5,T8,T9
110Not Covered
111CoveredT5,T8,T9

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT5,T8,T9
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T5,T8,T9


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T5,T8,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577067519 497289 0 0
DepthKnown_A 577067519 576980746 0 0
RvalidKnown_A 577067519 576980746 0 0
WreadyKnown_A 577067519 576980746 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577067519 497289 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 497289 0 0
T5 522705 8167 0 0
T6 68813 0 0 0
T7 887 0 0 0
T8 798326 1292 0 0
T9 116208 621 0 0
T10 4196 0 0 0
T11 120165 0 0 0
T13 0 352 0 0
T15 0 1114 0 0
T16 38890 0 0 0
T17 1359 0 0 0
T18 932648 6073 0 0
T20 0 20 0 0
T21 0 100 0 0
T27 0 1428 0 0
T28 0 912 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 576980746 0 0
T1 903 848 0 0
T2 981 883 0 0
T3 38947 38890 0 0
T4 10974 10890 0 0
T5 522705 522697 0 0
T6 68813 68734 0 0
T7 887 834 0 0
T8 798326 798319 0 0
T9 116208 116117 0 0
T10 4196 4129 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577067519 497289 0 0
T5 522705 8167 0 0
T6 68813 0 0 0
T7 887 0 0 0
T8 798326 1292 0 0
T9 116208 621 0 0
T10 4196 0 0 0
T11 120165 0 0 0
T13 0 352 0 0
T15 0 1114 0 0
T16 38890 0 0 0
T17 1359 0 0 0
T18 932648 6073 0 0
T20 0 20 0 0
T21 0 100 0 0
T27 0 1428 0 0
T28 0 912 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%