Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T8 |
1 | 0 | Covered | T3,T5,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T8 |
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
26049644 |
0 |
0 |
T3 |
137292 |
45574 |
0 |
0 |
T4 |
96 |
0 |
0 |
0 |
T5 |
857134 |
154601 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
277019 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
29635 |
0 |
0 |
T12 |
0 |
25832 |
0 |
0 |
T13 |
0 |
137584 |
0 |
0 |
T14 |
0 |
12897 |
0 |
0 |
T15 |
0 |
15401 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
T27 |
0 |
143114 |
0 |
0 |
T41 |
0 |
153790 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
139278047 |
0 |
0 |
T3 |
137292 |
136636 |
0 |
0 |
T4 |
96 |
96 |
0 |
0 |
T5 |
857134 |
751320 |
0 |
0 |
T6 |
16400 |
16032 |
0 |
0 |
T8 |
131561 |
130406 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
226096 |
0 |
0 |
T12 |
0 |
214636 |
0 |
0 |
T13 |
0 |
104300 |
0 |
0 |
T14 |
0 |
14128 |
0 |
0 |
T15 |
0 |
267991 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
139278047 |
0 |
0 |
T3 |
137292 |
136636 |
0 |
0 |
T4 |
96 |
96 |
0 |
0 |
T5 |
857134 |
751320 |
0 |
0 |
T6 |
16400 |
16032 |
0 |
0 |
T8 |
131561 |
130406 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
226096 |
0 |
0 |
T12 |
0 |
214636 |
0 |
0 |
T13 |
0 |
104300 |
0 |
0 |
T14 |
0 |
14128 |
0 |
0 |
T15 |
0 |
267991 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
139278047 |
0 |
0 |
T3 |
137292 |
136636 |
0 |
0 |
T4 |
96 |
96 |
0 |
0 |
T5 |
857134 |
751320 |
0 |
0 |
T6 |
16400 |
16032 |
0 |
0 |
T8 |
131561 |
130406 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
226096 |
0 |
0 |
T12 |
0 |
214636 |
0 |
0 |
T13 |
0 |
104300 |
0 |
0 |
T14 |
0 |
14128 |
0 |
0 |
T15 |
0 |
267991 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
26049644 |
0 |
0 |
T3 |
137292 |
45574 |
0 |
0 |
T4 |
96 |
0 |
0 |
0 |
T5 |
857134 |
154601 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
277019 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
29635 |
0 |
0 |
T12 |
0 |
25832 |
0 |
0 |
T13 |
0 |
137584 |
0 |
0 |
T14 |
0 |
12897 |
0 |
0 |
T15 |
0 |
15401 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
T27 |
0 |
143114 |
0 |
0 |
T41 |
0 |
153790 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Covered | T3,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T8 |
1 | 0 | Covered | T3,T5,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T8 |
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
27393506 |
0 |
0 |
T3 |
137292 |
47928 |
0 |
0 |
T4 |
96 |
0 |
0 |
0 |
T5 |
857134 |
160018 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
290124 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
30661 |
0 |
0 |
T12 |
0 |
28956 |
0 |
0 |
T13 |
0 |
144194 |
0 |
0 |
T14 |
0 |
13840 |
0 |
0 |
T15 |
0 |
16060 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
T27 |
0 |
150868 |
0 |
0 |
T41 |
0 |
160212 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
139278047 |
0 |
0 |
T3 |
137292 |
136636 |
0 |
0 |
T4 |
96 |
96 |
0 |
0 |
T5 |
857134 |
751320 |
0 |
0 |
T6 |
16400 |
16032 |
0 |
0 |
T8 |
131561 |
130406 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
226096 |
0 |
0 |
T12 |
0 |
214636 |
0 |
0 |
T13 |
0 |
104300 |
0 |
0 |
T14 |
0 |
14128 |
0 |
0 |
T15 |
0 |
267991 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
139278047 |
0 |
0 |
T3 |
137292 |
136636 |
0 |
0 |
T4 |
96 |
96 |
0 |
0 |
T5 |
857134 |
751320 |
0 |
0 |
T6 |
16400 |
16032 |
0 |
0 |
T8 |
131561 |
130406 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
226096 |
0 |
0 |
T12 |
0 |
214636 |
0 |
0 |
T13 |
0 |
104300 |
0 |
0 |
T14 |
0 |
14128 |
0 |
0 |
T15 |
0 |
267991 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
139278047 |
0 |
0 |
T3 |
137292 |
136636 |
0 |
0 |
T4 |
96 |
96 |
0 |
0 |
T5 |
857134 |
751320 |
0 |
0 |
T6 |
16400 |
16032 |
0 |
0 |
T8 |
131561 |
130406 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
226096 |
0 |
0 |
T12 |
0 |
214636 |
0 |
0 |
T13 |
0 |
104300 |
0 |
0 |
T14 |
0 |
14128 |
0 |
0 |
T15 |
0 |
267991 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
27393506 |
0 |
0 |
T3 |
137292 |
47928 |
0 |
0 |
T4 |
96 |
0 |
0 |
0 |
T5 |
857134 |
160018 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
290124 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
30661 |
0 |
0 |
T12 |
0 |
28956 |
0 |
0 |
T13 |
0 |
144194 |
0 |
0 |
T14 |
0 |
13840 |
0 |
0 |
T15 |
0 |
16060 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
T27 |
0 |
150868 |
0 |
0 |
T41 |
0 |
160212 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
139278047 |
0 |
0 |
T3 |
137292 |
136636 |
0 |
0 |
T4 |
96 |
96 |
0 |
0 |
T5 |
857134 |
751320 |
0 |
0 |
T6 |
16400 |
16032 |
0 |
0 |
T8 |
131561 |
130406 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
226096 |
0 |
0 |
T12 |
0 |
214636 |
0 |
0 |
T13 |
0 |
104300 |
0 |
0 |
T14 |
0 |
14128 |
0 |
0 |
T15 |
0 |
267991 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
139278047 |
0 |
0 |
T3 |
137292 |
136636 |
0 |
0 |
T4 |
96 |
96 |
0 |
0 |
T5 |
857134 |
751320 |
0 |
0 |
T6 |
16400 |
16032 |
0 |
0 |
T8 |
131561 |
130406 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
226096 |
0 |
0 |
T12 |
0 |
214636 |
0 |
0 |
T13 |
0 |
104300 |
0 |
0 |
T14 |
0 |
14128 |
0 |
0 |
T15 |
0 |
267991 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
139278047 |
0 |
0 |
T3 |
137292 |
136636 |
0 |
0 |
T4 |
96 |
96 |
0 |
0 |
T5 |
857134 |
751320 |
0 |
0 |
T6 |
16400 |
16032 |
0 |
0 |
T8 |
131561 |
130406 |
0 |
0 |
T9 |
22396 |
0 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
226096 |
0 |
0 |
T12 |
0 |
214636 |
0 |
0 |
T13 |
0 |
104300 |
0 |
0 |
T14 |
0 |
14128 |
0 |
0 |
T15 |
0 |
267991 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T9 |
1 | 0 | 1 | Covered | T5,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Covered | T5,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T8,T9 |
0 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
8618735 |
0 |
0 |
T5 |
857134 |
41010 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
2357 |
0 |
0 |
T9 |
22396 |
9032 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
55052 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
61975 |
0 |
0 |
T20 |
0 |
936 |
0 |
0 |
T27 |
0 |
85163 |
0 |
0 |
T28 |
0 |
58944 |
0 |
0 |
T29 |
0 |
64202 |
0 |
0 |
T43 |
0 |
51339 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
40243855 |
0 |
0 |
T5 |
857134 |
97680 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
6928 |
0 |
0 |
T9 |
22396 |
22072 |
0 |
0 |
T10 |
1403 |
1368 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
444776 |
0 |
0 |
T16 |
24290 |
22992 |
0 |
0 |
T18 |
190695 |
181160 |
0 |
0 |
T19 |
0 |
936 |
0 |
0 |
T20 |
0 |
2888 |
0 |
0 |
T42 |
0 |
648 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
40243855 |
0 |
0 |
T5 |
857134 |
97680 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
6928 |
0 |
0 |
T9 |
22396 |
22072 |
0 |
0 |
T10 |
1403 |
1368 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
444776 |
0 |
0 |
T16 |
24290 |
22992 |
0 |
0 |
T18 |
190695 |
181160 |
0 |
0 |
T19 |
0 |
936 |
0 |
0 |
T20 |
0 |
2888 |
0 |
0 |
T42 |
0 |
648 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
40243855 |
0 |
0 |
T5 |
857134 |
97680 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
6928 |
0 |
0 |
T9 |
22396 |
22072 |
0 |
0 |
T10 |
1403 |
1368 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
444776 |
0 |
0 |
T16 |
24290 |
22992 |
0 |
0 |
T18 |
190695 |
181160 |
0 |
0 |
T19 |
0 |
936 |
0 |
0 |
T20 |
0 |
2888 |
0 |
0 |
T42 |
0 |
648 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
8618735 |
0 |
0 |
T5 |
857134 |
41010 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
2357 |
0 |
0 |
T9 |
22396 |
9032 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
55052 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
61975 |
0 |
0 |
T20 |
0 |
936 |
0 |
0 |
T27 |
0 |
85163 |
0 |
0 |
T28 |
0 |
58944 |
0 |
0 |
T29 |
0 |
64202 |
0 |
0 |
T43 |
0 |
51339 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T8,T9 |
0 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T3,T4,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
277039 |
0 |
0 |
T5 |
857134 |
1314 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
78 |
0 |
0 |
T9 |
22396 |
289 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
1766 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
1981 |
0 |
0 |
T20 |
0 |
30 |
0 |
0 |
T27 |
0 |
2738 |
0 |
0 |
T28 |
0 |
1897 |
0 |
0 |
T29 |
0 |
2060 |
0 |
0 |
T43 |
0 |
1647 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
40243855 |
0 |
0 |
T5 |
857134 |
97680 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
6928 |
0 |
0 |
T9 |
22396 |
22072 |
0 |
0 |
T10 |
1403 |
1368 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
444776 |
0 |
0 |
T16 |
24290 |
22992 |
0 |
0 |
T18 |
190695 |
181160 |
0 |
0 |
T19 |
0 |
936 |
0 |
0 |
T20 |
0 |
2888 |
0 |
0 |
T42 |
0 |
648 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
40243855 |
0 |
0 |
T5 |
857134 |
97680 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
6928 |
0 |
0 |
T9 |
22396 |
22072 |
0 |
0 |
T10 |
1403 |
1368 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
444776 |
0 |
0 |
T16 |
24290 |
22992 |
0 |
0 |
T18 |
190695 |
181160 |
0 |
0 |
T19 |
0 |
936 |
0 |
0 |
T20 |
0 |
2888 |
0 |
0 |
T42 |
0 |
648 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
40243855 |
0 |
0 |
T5 |
857134 |
97680 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
6928 |
0 |
0 |
T9 |
22396 |
22072 |
0 |
0 |
T10 |
1403 |
1368 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
444776 |
0 |
0 |
T16 |
24290 |
22992 |
0 |
0 |
T18 |
190695 |
181160 |
0 |
0 |
T19 |
0 |
936 |
0 |
0 |
T20 |
0 |
2888 |
0 |
0 |
T42 |
0 |
648 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181381281 |
277039 |
0 |
0 |
T5 |
857134 |
1314 |
0 |
0 |
T6 |
16400 |
0 |
0 |
0 |
T8 |
131561 |
78 |
0 |
0 |
T9 |
22396 |
289 |
0 |
0 |
T10 |
1403 |
0 |
0 |
0 |
T11 |
230353 |
0 |
0 |
0 |
T12 |
214636 |
0 |
0 |
0 |
T13 |
104920 |
0 |
0 |
0 |
T15 |
0 |
1766 |
0 |
0 |
T16 |
24290 |
0 |
0 |
0 |
T18 |
190695 |
1981 |
0 |
0 |
T20 |
0 |
30 |
0 |
0 |
T27 |
0 |
2738 |
0 |
0 |
T28 |
0 |
1897 |
0 |
0 |
T29 |
0 |
2060 |
0 |
0 |
T43 |
0 |
1647 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
3565833 |
0 |
0 |
T3 |
38947 |
832 |
0 |
0 |
T4 |
10974 |
3758 |
0 |
0 |
T5 |
522705 |
42496 |
0 |
0 |
T6 |
68813 |
832 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
798326 |
29746 |
0 |
0 |
T9 |
116208 |
0 |
0 |
0 |
T10 |
4196 |
0 |
0 |
0 |
T11 |
0 |
10960 |
0 |
0 |
T12 |
0 |
837 |
0 |
0 |
T13 |
0 |
10816 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T16 |
38890 |
0 |
0 |
0 |
T17 |
1359 |
0 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
3565833 |
0 |
0 |
T3 |
38947 |
832 |
0 |
0 |
T4 |
10974 |
3758 |
0 |
0 |
T5 |
522705 |
42496 |
0 |
0 |
T6 |
68813 |
832 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
798326 |
29746 |
0 |
0 |
T9 |
116208 |
0 |
0 |
0 |
T10 |
4196 |
0 |
0 |
0 |
T11 |
0 |
10960 |
0 |
0 |
T12 |
0 |
837 |
0 |
0 |
T13 |
0 |
10816 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T16 |
38890 |
0 |
0 |
0 |
T17 |
1359 |
0 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
497289 |
0 |
0 |
T5 |
522705 |
8167 |
0 |
0 |
T6 |
68813 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
798326 |
1292 |
0 |
0 |
T9 |
116208 |
621 |
0 |
0 |
T10 |
4196 |
0 |
0 |
0 |
T11 |
120165 |
0 |
0 |
0 |
T13 |
0 |
352 |
0 |
0 |
T15 |
0 |
1114 |
0 |
0 |
T16 |
38890 |
0 |
0 |
0 |
T17 |
1359 |
0 |
0 |
0 |
T18 |
932648 |
6073 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T27 |
0 |
1428 |
0 |
0 |
T28 |
0 |
912 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
576980746 |
0 |
0 |
T1 |
903 |
848 |
0 |
0 |
T2 |
981 |
883 |
0 |
0 |
T3 |
38947 |
38890 |
0 |
0 |
T4 |
10974 |
10890 |
0 |
0 |
T5 |
522705 |
522697 |
0 |
0 |
T6 |
68813 |
68734 |
0 |
0 |
T7 |
887 |
834 |
0 |
0 |
T8 |
798326 |
798319 |
0 |
0 |
T9 |
116208 |
116117 |
0 |
0 |
T10 |
4196 |
4129 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577067519 |
497289 |
0 |
0 |
T5 |
522705 |
8167 |
0 |
0 |
T6 |
68813 |
0 |
0 |
0 |
T7 |
887 |
0 |
0 |
0 |
T8 |
798326 |
1292 |
0 |
0 |
T9 |
116208 |
621 |
0 |
0 |
T10 |
4196 |
0 |
0 |
0 |
T11 |
120165 |
0 |
0 |
0 |
T13 |
0 |
352 |
0 |
0 |
T15 |
0 |
1114 |
0 |
0 |
T16 |
38890 |
0 |
0 |
0 |
T17 |
1359 |
0 |
0 |
0 |
T18 |
932648 |
6073 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T27 |
0 |
1428 |
0 |
0 |
T28 |
0 |
912 |
0 |
0 |