Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T11,T99 |
1 | 0 | Covered | T3,T11,T99 |
1 | 1 | Covered | T3,T11,T99 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T11,T99 |
1 | 0 | Covered | T3,T11,T99 |
1 | 1 | Covered | T3,T11,T99 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
335026113 |
865 |
0 |
0 |
T3 |
363582 |
7 |
0 |
0 |
T4 |
169432 |
0 |
0 |
0 |
T5 |
146018 |
0 |
0 |
0 |
T6 |
86812 |
0 |
0 |
0 |
T7 |
123034 |
0 |
0 |
0 |
T8 |
1909542 |
0 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
51600 |
0 |
0 |
0 |
T14 |
2556 |
0 |
0 |
0 |
T15 |
2988 |
0 |
0 |
0 |
T16 |
2996 |
0 |
0 |
0 |
T99 |
0 |
9 |
0 |
0 |
T100 |
0 |
19 |
0 |
0 |
T124 |
0 |
7 |
0 |
0 |
T148 |
0 |
7 |
0 |
0 |
T167 |
0 |
7 |
0 |
0 |
T168 |
0 |
7 |
0 |
0 |
T169 |
0 |
23 |
0 |
0 |
T170 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120891765 |
865 |
0 |
0 |
T3 |
43372 |
7 |
0 |
0 |
T4 |
323410 |
0 |
0 |
0 |
T5 |
27878 |
0 |
0 |
0 |
T6 |
293754 |
0 |
0 |
0 |
T7 |
29084 |
0 |
0 |
0 |
T8 |
376250 |
0 |
0 |
0 |
T9 |
8224 |
0 |
0 |
0 |
T10 |
286392 |
0 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
8404 |
0 |
0 |
0 |
T13 |
870338 |
0 |
0 |
0 |
T99 |
0 |
9 |
0 |
0 |
T100 |
0 |
19 |
0 |
0 |
T124 |
0 |
7 |
0 |
0 |
T148 |
0 |
7 |
0 |
0 |
T167 |
0 |
7 |
0 |
0 |
T168 |
0 |
7 |
0 |
0 |
T169 |
0 |
23 |
0 |
0 |
T170 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111675371 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40297255 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T11,T99 |
1 | 0 | Covered | T3,T11,T99 |
1 | 1 | Covered | T3,T11,T99 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T11,T99 |
1 | 0 | Covered | T3,T11,T99 |
1 | 1 | Covered | T3,T11,T99 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111675371 |
343 |
0 |
0 |
T3 |
181791 |
2 |
0 |
0 |
T4 |
84716 |
0 |
0 |
0 |
T5 |
73009 |
0 |
0 |
0 |
T6 |
43406 |
0 |
0 |
0 |
T7 |
61517 |
0 |
0 |
0 |
T8 |
954771 |
0 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
25800 |
0 |
0 |
0 |
T14 |
1278 |
0 |
0 |
0 |
T15 |
1494 |
0 |
0 |
0 |
T16 |
1498 |
0 |
0 |
0 |
T99 |
0 |
5 |
0 |
0 |
T100 |
0 |
10 |
0 |
0 |
T124 |
0 |
4 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
12 |
0 |
0 |
T170 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40297255 |
343 |
0 |
0 |
T3 |
21686 |
2 |
0 |
0 |
T4 |
161705 |
0 |
0 |
0 |
T5 |
13939 |
0 |
0 |
0 |
T6 |
146877 |
0 |
0 |
0 |
T7 |
14542 |
0 |
0 |
0 |
T8 |
188125 |
0 |
0 |
0 |
T9 |
4112 |
0 |
0 |
0 |
T10 |
143196 |
0 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
4202 |
0 |
0 |
0 |
T13 |
435169 |
0 |
0 |
0 |
T99 |
0 |
5 |
0 |
0 |
T100 |
0 |
10 |
0 |
0 |
T124 |
0 |
4 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
12 |
0 |
0 |
T170 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T11,T99 |
1 | 0 | Covered | T3,T11,T99 |
1 | 1 | Covered | T3,T11,T99 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T11,T99 |
1 | 0 | Covered | T3,T11,T99 |
1 | 1 | Covered | T3,T11,T99 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111675371 |
522 |
0 |
0 |
T3 |
181791 |
5 |
0 |
0 |
T4 |
84716 |
0 |
0 |
0 |
T5 |
73009 |
0 |
0 |
0 |
T6 |
43406 |
0 |
0 |
0 |
T7 |
61517 |
0 |
0 |
0 |
T8 |
954771 |
0 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T12 |
25800 |
0 |
0 |
0 |
T14 |
1278 |
0 |
0 |
0 |
T15 |
1494 |
0 |
0 |
0 |
T16 |
1498 |
0 |
0 |
0 |
T99 |
0 |
4 |
0 |
0 |
T100 |
0 |
9 |
0 |
0 |
T124 |
0 |
3 |
0 |
0 |
T148 |
0 |
5 |
0 |
0 |
T167 |
0 |
5 |
0 |
0 |
T168 |
0 |
5 |
0 |
0 |
T169 |
0 |
11 |
0 |
0 |
T170 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40297255 |
522 |
0 |
0 |
T3 |
21686 |
5 |
0 |
0 |
T4 |
161705 |
0 |
0 |
0 |
T5 |
13939 |
0 |
0 |
0 |
T6 |
146877 |
0 |
0 |
0 |
T7 |
14542 |
0 |
0 |
0 |
T8 |
188125 |
0 |
0 |
0 |
T9 |
4112 |
0 |
0 |
0 |
T10 |
143196 |
0 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T12 |
4202 |
0 |
0 |
0 |
T13 |
435169 |
0 |
0 |
0 |
T99 |
0 |
4 |
0 |
0 |
T100 |
0 |
9 |
0 |
0 |
T124 |
0 |
3 |
0 |
0 |
T148 |
0 |
5 |
0 |
0 |
T167 |
0 |
5 |
0 |
0 |
T168 |
0 |
5 |
0 |
0 |
T169 |
0 |
11 |
0 |
0 |
T170 |
0 |
5 |
0 |
0 |