Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
5537147 |
0 |
0 |
| T2 |
35083 |
10964 |
0 |
0 |
| T3 |
21686 |
20278 |
0 |
0 |
| T4 |
161705 |
69684 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
76564 |
0 |
0 |
| T7 |
14542 |
7986 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T10 |
0 |
3855 |
0 |
0 |
| T11 |
0 |
24970 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
| T70 |
0 |
3888 |
0 |
0 |
| T99 |
0 |
19971 |
0 |
0 |
| T101 |
0 |
15776 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
25278180 |
0 |
0 |
| T2 |
35083 |
34936 |
0 |
0 |
| T3 |
21686 |
21454 |
0 |
0 |
| T4 |
161705 |
161632 |
0 |
0 |
| T5 |
13939 |
13728 |
0 |
0 |
| T6 |
146877 |
146500 |
0 |
0 |
| T7 |
14542 |
14542 |
0 |
0 |
| T8 |
188125 |
186896 |
0 |
0 |
| T9 |
4112 |
4112 |
0 |
0 |
| T10 |
0 |
142536 |
0 |
0 |
| T11 |
0 |
26238 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
25278180 |
0 |
0 |
| T2 |
35083 |
34936 |
0 |
0 |
| T3 |
21686 |
21454 |
0 |
0 |
| T4 |
161705 |
161632 |
0 |
0 |
| T5 |
13939 |
13728 |
0 |
0 |
| T6 |
146877 |
146500 |
0 |
0 |
| T7 |
14542 |
14542 |
0 |
0 |
| T8 |
188125 |
186896 |
0 |
0 |
| T9 |
4112 |
4112 |
0 |
0 |
| T10 |
0 |
142536 |
0 |
0 |
| T11 |
0 |
26238 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
25278180 |
0 |
0 |
| T2 |
35083 |
34936 |
0 |
0 |
| T3 |
21686 |
21454 |
0 |
0 |
| T4 |
161705 |
161632 |
0 |
0 |
| T5 |
13939 |
13728 |
0 |
0 |
| T6 |
146877 |
146500 |
0 |
0 |
| T7 |
14542 |
14542 |
0 |
0 |
| T8 |
188125 |
186896 |
0 |
0 |
| T9 |
4112 |
4112 |
0 |
0 |
| T10 |
0 |
142536 |
0 |
0 |
| T11 |
0 |
26238 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
5537147 |
0 |
0 |
| T2 |
35083 |
10964 |
0 |
0 |
| T3 |
21686 |
20278 |
0 |
0 |
| T4 |
161705 |
69684 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
76564 |
0 |
0 |
| T7 |
14542 |
7986 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T10 |
0 |
3855 |
0 |
0 |
| T11 |
0 |
24970 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
| T70 |
0 |
3888 |
0 |
0 |
| T99 |
0 |
19971 |
0 |
0 |
| T101 |
0 |
15776 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Covered | T2,T3,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
5842228 |
0 |
0 |
| T2 |
35083 |
11616 |
0 |
0 |
| T3 |
21686 |
21182 |
0 |
0 |
| T4 |
161705 |
72738 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
79024 |
0 |
0 |
| T7 |
14542 |
8238 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T10 |
0 |
4096 |
0 |
0 |
| T11 |
0 |
25958 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
| T70 |
0 |
4140 |
0 |
0 |
| T99 |
0 |
21308 |
0 |
0 |
| T101 |
0 |
16406 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
25278180 |
0 |
0 |
| T2 |
35083 |
34936 |
0 |
0 |
| T3 |
21686 |
21454 |
0 |
0 |
| T4 |
161705 |
161632 |
0 |
0 |
| T5 |
13939 |
13728 |
0 |
0 |
| T6 |
146877 |
146500 |
0 |
0 |
| T7 |
14542 |
14542 |
0 |
0 |
| T8 |
188125 |
186896 |
0 |
0 |
| T9 |
4112 |
4112 |
0 |
0 |
| T10 |
0 |
142536 |
0 |
0 |
| T11 |
0 |
26238 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
25278180 |
0 |
0 |
| T2 |
35083 |
34936 |
0 |
0 |
| T3 |
21686 |
21454 |
0 |
0 |
| T4 |
161705 |
161632 |
0 |
0 |
| T5 |
13939 |
13728 |
0 |
0 |
| T6 |
146877 |
146500 |
0 |
0 |
| T7 |
14542 |
14542 |
0 |
0 |
| T8 |
188125 |
186896 |
0 |
0 |
| T9 |
4112 |
4112 |
0 |
0 |
| T10 |
0 |
142536 |
0 |
0 |
| T11 |
0 |
26238 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
25278180 |
0 |
0 |
| T2 |
35083 |
34936 |
0 |
0 |
| T3 |
21686 |
21454 |
0 |
0 |
| T4 |
161705 |
161632 |
0 |
0 |
| T5 |
13939 |
13728 |
0 |
0 |
| T6 |
146877 |
146500 |
0 |
0 |
| T7 |
14542 |
14542 |
0 |
0 |
| T8 |
188125 |
186896 |
0 |
0 |
| T9 |
4112 |
4112 |
0 |
0 |
| T10 |
0 |
142536 |
0 |
0 |
| T11 |
0 |
26238 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
5842228 |
0 |
0 |
| T2 |
35083 |
11616 |
0 |
0 |
| T3 |
21686 |
21182 |
0 |
0 |
| T4 |
161705 |
72738 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
79024 |
0 |
0 |
| T7 |
14542 |
8238 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T10 |
0 |
4096 |
0 |
0 |
| T11 |
0 |
25958 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
| T70 |
0 |
4140 |
0 |
0 |
| T99 |
0 |
21308 |
0 |
0 |
| T101 |
0 |
16406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
25278180 |
0 |
0 |
| T2 |
35083 |
34936 |
0 |
0 |
| T3 |
21686 |
21454 |
0 |
0 |
| T4 |
161705 |
161632 |
0 |
0 |
| T5 |
13939 |
13728 |
0 |
0 |
| T6 |
146877 |
146500 |
0 |
0 |
| T7 |
14542 |
14542 |
0 |
0 |
| T8 |
188125 |
186896 |
0 |
0 |
| T9 |
4112 |
4112 |
0 |
0 |
| T10 |
0 |
142536 |
0 |
0 |
| T11 |
0 |
26238 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
25278180 |
0 |
0 |
| T2 |
35083 |
34936 |
0 |
0 |
| T3 |
21686 |
21454 |
0 |
0 |
| T4 |
161705 |
161632 |
0 |
0 |
| T5 |
13939 |
13728 |
0 |
0 |
| T6 |
146877 |
146500 |
0 |
0 |
| T7 |
14542 |
14542 |
0 |
0 |
| T8 |
188125 |
186896 |
0 |
0 |
| T9 |
4112 |
4112 |
0 |
0 |
| T10 |
0 |
142536 |
0 |
0 |
| T11 |
0 |
26238 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
25278180 |
0 |
0 |
| T2 |
35083 |
34936 |
0 |
0 |
| T3 |
21686 |
21454 |
0 |
0 |
| T4 |
161705 |
161632 |
0 |
0 |
| T5 |
13939 |
13728 |
0 |
0 |
| T6 |
146877 |
146500 |
0 |
0 |
| T7 |
14542 |
14542 |
0 |
0 |
| T8 |
188125 |
186896 |
0 |
0 |
| T9 |
4112 |
4112 |
0 |
0 |
| T10 |
0 |
142536 |
0 |
0 |
| T11 |
0 |
26238 |
0 |
0 |
| T12 |
4202 |
0 |
0 |
0 |
| T13 |
435169 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T12,T13 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T12,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T12,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T12,T13 |
| 1 | 0 | 1 | Covered | T1,T12,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T12,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T12,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T12,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T12,T13 |
| 1 | 0 | Covered | T1,T12,T13 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T12,T13 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T12,T13 |
| 0 |
0 |
Covered |
T1,T12,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T12,T13 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
2277258 |
0 |
0 |
| T1 |
369349 |
81242 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
1530 |
0 |
0 |
| T13 |
0 |
51656 |
0 |
0 |
| T20 |
0 |
25159 |
0 |
0 |
| T63 |
0 |
96528 |
0 |
0 |
| T65 |
0 |
741 |
0 |
0 |
| T66 |
0 |
38869 |
0 |
0 |
| T67 |
0 |
1143 |
0 |
0 |
| T68 |
0 |
59859 |
0 |
0 |
| T69 |
0 |
78351 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
14428059 |
0 |
0 |
| T1 |
369349 |
359600 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
4040 |
0 |
0 |
| T13 |
0 |
428608 |
0 |
0 |
| T19 |
0 |
288 |
0 |
0 |
| T20 |
0 |
66648 |
0 |
0 |
| T21 |
0 |
5544 |
0 |
0 |
| T60 |
0 |
136552 |
0 |
0 |
| T61 |
0 |
128776 |
0 |
0 |
| T62 |
0 |
54296 |
0 |
0 |
| T63 |
0 |
202072 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
14428059 |
0 |
0 |
| T1 |
369349 |
359600 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
4040 |
0 |
0 |
| T13 |
0 |
428608 |
0 |
0 |
| T19 |
0 |
288 |
0 |
0 |
| T20 |
0 |
66648 |
0 |
0 |
| T21 |
0 |
5544 |
0 |
0 |
| T60 |
0 |
136552 |
0 |
0 |
| T61 |
0 |
128776 |
0 |
0 |
| T62 |
0 |
54296 |
0 |
0 |
| T63 |
0 |
202072 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
14428059 |
0 |
0 |
| T1 |
369349 |
359600 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
4040 |
0 |
0 |
| T13 |
0 |
428608 |
0 |
0 |
| T19 |
0 |
288 |
0 |
0 |
| T20 |
0 |
66648 |
0 |
0 |
| T21 |
0 |
5544 |
0 |
0 |
| T60 |
0 |
136552 |
0 |
0 |
| T61 |
0 |
128776 |
0 |
0 |
| T62 |
0 |
54296 |
0 |
0 |
| T63 |
0 |
202072 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
2277258 |
0 |
0 |
| T1 |
369349 |
81242 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
1530 |
0 |
0 |
| T13 |
0 |
51656 |
0 |
0 |
| T20 |
0 |
25159 |
0 |
0 |
| T63 |
0 |
96528 |
0 |
0 |
| T65 |
0 |
741 |
0 |
0 |
| T66 |
0 |
38869 |
0 |
0 |
| T67 |
0 |
1143 |
0 |
0 |
| T68 |
0 |
59859 |
0 |
0 |
| T69 |
0 |
78351 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T12,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T12,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T12,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T12,T13 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T12,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T12,T13 |
| 0 |
0 |
Covered |
T1,T12,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T12,T13 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
73159 |
0 |
0 |
| T1 |
369349 |
2612 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
49 |
0 |
0 |
| T13 |
0 |
1659 |
0 |
0 |
| T20 |
0 |
806 |
0 |
0 |
| T63 |
0 |
3102 |
0 |
0 |
| T65 |
0 |
24 |
0 |
0 |
| T66 |
0 |
1248 |
0 |
0 |
| T67 |
0 |
36 |
0 |
0 |
| T68 |
0 |
1922 |
0 |
0 |
| T69 |
0 |
2512 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
14428059 |
0 |
0 |
| T1 |
369349 |
359600 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
4040 |
0 |
0 |
| T13 |
0 |
428608 |
0 |
0 |
| T19 |
0 |
288 |
0 |
0 |
| T20 |
0 |
66648 |
0 |
0 |
| T21 |
0 |
5544 |
0 |
0 |
| T60 |
0 |
136552 |
0 |
0 |
| T61 |
0 |
128776 |
0 |
0 |
| T62 |
0 |
54296 |
0 |
0 |
| T63 |
0 |
202072 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
14428059 |
0 |
0 |
| T1 |
369349 |
359600 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
4040 |
0 |
0 |
| T13 |
0 |
428608 |
0 |
0 |
| T19 |
0 |
288 |
0 |
0 |
| T20 |
0 |
66648 |
0 |
0 |
| T21 |
0 |
5544 |
0 |
0 |
| T60 |
0 |
136552 |
0 |
0 |
| T61 |
0 |
128776 |
0 |
0 |
| T62 |
0 |
54296 |
0 |
0 |
| T63 |
0 |
202072 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
14428059 |
0 |
0 |
| T1 |
369349 |
359600 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
4040 |
0 |
0 |
| T13 |
0 |
428608 |
0 |
0 |
| T19 |
0 |
288 |
0 |
0 |
| T20 |
0 |
66648 |
0 |
0 |
| T21 |
0 |
5544 |
0 |
0 |
| T60 |
0 |
136552 |
0 |
0 |
| T61 |
0 |
128776 |
0 |
0 |
| T62 |
0 |
54296 |
0 |
0 |
| T63 |
0 |
202072 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40297255 |
73159 |
0 |
0 |
| T1 |
369349 |
2612 |
0 |
0 |
| T2 |
35083 |
0 |
0 |
0 |
| T3 |
21686 |
0 |
0 |
0 |
| T4 |
161705 |
0 |
0 |
0 |
| T5 |
13939 |
0 |
0 |
0 |
| T6 |
146877 |
0 |
0 |
0 |
| T7 |
14542 |
0 |
0 |
0 |
| T8 |
188125 |
0 |
0 |
0 |
| T9 |
4112 |
0 |
0 |
0 |
| T12 |
4202 |
49 |
0 |
0 |
| T13 |
0 |
1659 |
0 |
0 |
| T20 |
0 |
806 |
0 |
0 |
| T63 |
0 |
3102 |
0 |
0 |
| T65 |
0 |
24 |
0 |
0 |
| T66 |
0 |
1248 |
0 |
0 |
| T67 |
0 |
36 |
0 |
0 |
| T68 |
0 |
1922 |
0 |
0 |
| T69 |
0 |
2512 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
504312 |
0 |
0 |
| T2 |
152275 |
3813 |
0 |
0 |
| T3 |
181791 |
832 |
0 |
0 |
| T4 |
84716 |
832 |
0 |
0 |
| T5 |
73009 |
832 |
0 |
0 |
| T6 |
43406 |
832 |
0 |
0 |
| T7 |
61517 |
838 |
0 |
0 |
| T8 |
954771 |
832 |
0 |
0 |
| T9 |
0 |
832 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T12 |
25800 |
0 |
0 |
0 |
| T14 |
1278 |
0 |
0 |
0 |
| T15 |
1494 |
0 |
0 |
0 |
| T16 |
0 |
100 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
504312 |
0 |
0 |
| T2 |
152275 |
3813 |
0 |
0 |
| T3 |
181791 |
832 |
0 |
0 |
| T4 |
84716 |
832 |
0 |
0 |
| T5 |
73009 |
832 |
0 |
0 |
| T6 |
43406 |
832 |
0 |
0 |
| T7 |
61517 |
838 |
0 |
0 |
| T8 |
954771 |
832 |
0 |
0 |
| T9 |
0 |
832 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T12 |
25800 |
0 |
0 |
0 |
| T14 |
1278 |
0 |
0 |
0 |
| T15 |
1494 |
0 |
0 |
0 |
| T16 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T12,T16 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T12,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T12,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T12,T34 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T12,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T12,T16 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T12,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T12,T16 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
100311 |
0 |
0 |
| T1 |
464374 |
6798 |
0 |
0 |
| T2 |
152275 |
0 |
0 |
0 |
| T3 |
181791 |
0 |
0 |
0 |
| T4 |
84716 |
0 |
0 |
0 |
| T5 |
73009 |
0 |
0 |
0 |
| T6 |
43406 |
0 |
0 |
0 |
| T7 |
61517 |
0 |
0 |
0 |
| T12 |
25800 |
57 |
0 |
0 |
| T13 |
0 |
1131 |
0 |
0 |
| T14 |
1278 |
0 |
0 |
0 |
| T15 |
1494 |
0 |
0 |
0 |
| T16 |
0 |
100 |
0 |
0 |
| T20 |
0 |
425 |
0 |
0 |
| T33 |
0 |
100 |
0 |
0 |
| T34 |
0 |
469 |
0 |
0 |
| T63 |
0 |
4800 |
0 |
0 |
| T64 |
0 |
100 |
0 |
0 |
| T65 |
0 |
18 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
111610482 |
0 |
0 |
| T1 |
464374 |
464302 |
0 |
0 |
| T2 |
152275 |
152184 |
0 |
0 |
| T3 |
181791 |
181719 |
0 |
0 |
| T4 |
84716 |
84656 |
0 |
0 |
| T5 |
73009 |
72952 |
0 |
0 |
| T6 |
43406 |
43326 |
0 |
0 |
| T7 |
61517 |
61435 |
0 |
0 |
| T12 |
25800 |
25749 |
0 |
0 |
| T14 |
1278 |
1214 |
0 |
0 |
| T15 |
1494 |
1443 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111675371 |
100311 |
0 |
0 |
| T1 |
464374 |
6798 |
0 |
0 |
| T2 |
152275 |
0 |
0 |
0 |
| T3 |
181791 |
0 |
0 |
0 |
| T4 |
84716 |
0 |
0 |
0 |
| T5 |
73009 |
0 |
0 |
0 |
| T6 |
43406 |
0 |
0 |
0 |
| T7 |
61517 |
0 |
0 |
0 |
| T12 |
25800 |
57 |
0 |
0 |
| T13 |
0 |
1131 |
0 |
0 |
| T14 |
1278 |
0 |
0 |
0 |
| T15 |
1494 |
0 |
0 |
0 |
| T16 |
0 |
100 |
0 |
0 |
| T20 |
0 |
425 |
0 |
0 |
| T33 |
0 |
100 |
0 |
0 |
| T34 |
0 |
469 |
0 |
0 |
| T63 |
0 |
4800 |
0 |
0 |
| T64 |
0 |
100 |
0 |
0 |
| T65 |
0 |
18 |
0 |
0 |