Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T6 |
| 0 | 1 | Covered | T4,T7,T8 |
| 1 | 0 | Covered | T4,T7,T8 |
| 1 | 1 | Covered | T4,T7,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T7,T8 |
| 1 | 0 | Covered | T4,T7,T8 |
| 1 | 1 | Covered | T4,T7,T8 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
343876461 |
805 |
0 |
0 |
| T4 |
44094 |
7 |
0 |
0 |
| T5 |
1645072 |
0 |
0 |
0 |
| T7 |
123438 |
7 |
0 |
0 |
| T8 |
42920 |
7 |
0 |
0 |
| T9 |
15978 |
7 |
0 |
0 |
| T10 |
0 |
7 |
0 |
0 |
| T13 |
9652 |
0 |
0 |
0 |
| T14 |
9450 |
0 |
0 |
0 |
| T15 |
241120 |
0 |
0 |
0 |
| T16 |
2088 |
0 |
0 |
0 |
| T41 |
2244 |
0 |
0 |
0 |
| T61 |
0 |
11 |
0 |
0 |
| T78 |
0 |
14 |
0 |
0 |
| T84 |
0 |
8 |
0 |
0 |
| T98 |
0 |
7 |
0 |
0 |
| T154 |
0 |
7 |
0 |
0 |
| T155 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110994066 |
805 |
0 |
0 |
| T4 |
25296 |
7 |
0 |
0 |
| T5 |
270158 |
0 |
0 |
0 |
| T7 |
450100 |
7 |
0 |
0 |
| T8 |
40728 |
7 |
0 |
0 |
| T9 |
34032 |
7 |
0 |
0 |
| T10 |
36012 |
7 |
0 |
0 |
| T11 |
41516 |
0 |
0 |
0 |
| T13 |
1374 |
0 |
0 |
0 |
| T14 |
1088 |
0 |
0 |
0 |
| T15 |
310220 |
0 |
0 |
0 |
| T61 |
0 |
11 |
0 |
0 |
| T78 |
0 |
14 |
0 |
0 |
| T84 |
0 |
8 |
0 |
0 |
| T98 |
0 |
7 |
0 |
0 |
| T154 |
0 |
7 |
0 |
0 |
| T155 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
| Conditions | 8 | 2 | 25.00 |
| Logical | 8 | 2 | 25.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T6 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T6 |
| 0 | 1 | Covered | T4,T7,T8 |
| 1 | 0 | Covered | T4,T7,T8 |
| 1 | 1 | Covered | T4,T7,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T7,T8 |
| 1 | 0 | Covered | T4,T7,T8 |
| 1 | 1 | Covered | T4,T7,T8 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
308 |
0 |
0 |
| T4 |
22047 |
2 |
0 |
0 |
| T5 |
822536 |
0 |
0 |
0 |
| T7 |
61719 |
4 |
0 |
0 |
| T8 |
21460 |
2 |
0 |
0 |
| T9 |
7989 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T13 |
4826 |
0 |
0 |
0 |
| T14 |
4725 |
0 |
0 |
0 |
| T15 |
120560 |
0 |
0 |
0 |
| T16 |
1044 |
0 |
0 |
0 |
| T41 |
1122 |
0 |
0 |
0 |
| T61 |
0 |
6 |
0 |
0 |
| T78 |
0 |
7 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T154 |
0 |
2 |
0 |
0 |
| T155 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
308 |
0 |
0 |
| T4 |
12648 |
2 |
0 |
0 |
| T5 |
135079 |
0 |
0 |
0 |
| T7 |
225050 |
4 |
0 |
0 |
| T8 |
20364 |
2 |
0 |
0 |
| T9 |
17016 |
2 |
0 |
0 |
| T10 |
18006 |
2 |
0 |
0 |
| T11 |
20758 |
0 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
| T61 |
0 |
6 |
0 |
0 |
| T78 |
0 |
7 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T154 |
0 |
2 |
0 |
0 |
| T155 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T6 |
| 0 | 1 | Covered | T4,T7,T8 |
| 1 | 0 | Covered | T4,T7,T8 |
| 1 | 1 | Covered | T4,T7,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T7,T8 |
| 1 | 0 | Covered | T4,T7,T8 |
| 1 | 1 | Covered | T4,T7,T8 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
497 |
0 |
0 |
| T4 |
22047 |
5 |
0 |
0 |
| T5 |
822536 |
0 |
0 |
0 |
| T7 |
61719 |
3 |
0 |
0 |
| T8 |
21460 |
5 |
0 |
0 |
| T9 |
7989 |
5 |
0 |
0 |
| T10 |
0 |
5 |
0 |
0 |
| T13 |
4826 |
0 |
0 |
0 |
| T14 |
4725 |
0 |
0 |
0 |
| T15 |
120560 |
0 |
0 |
0 |
| T16 |
1044 |
0 |
0 |
0 |
| T41 |
1122 |
0 |
0 |
0 |
| T61 |
0 |
5 |
0 |
0 |
| T78 |
0 |
7 |
0 |
0 |
| T84 |
0 |
8 |
0 |
0 |
| T98 |
0 |
5 |
0 |
0 |
| T154 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
497 |
0 |
0 |
| T4 |
12648 |
5 |
0 |
0 |
| T5 |
135079 |
0 |
0 |
0 |
| T7 |
225050 |
3 |
0 |
0 |
| T8 |
20364 |
5 |
0 |
0 |
| T9 |
17016 |
5 |
0 |
0 |
| T10 |
18006 |
5 |
0 |
0 |
| T11 |
20758 |
0 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
| T61 |
0 |
5 |
0 |
0 |
| T78 |
0 |
7 |
0 |
0 |
| T84 |
0 |
8 |
0 |
0 |
| T98 |
0 |
5 |
0 |
0 |
| T154 |
0 |
5 |
0 |
0 |