Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T2,T3,T6 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
4998337 |
0 |
0 |
| T2 |
135436 |
25392 |
0 |
0 |
| T3 |
12320 |
0 |
0 |
0 |
| T4 |
12648 |
11589 |
0 |
0 |
| T5 |
135079 |
477 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
15230 |
0 |
0 |
| T8 |
20364 |
19200 |
0 |
0 |
| T9 |
0 |
15842 |
0 |
0 |
| T10 |
0 |
16782 |
0 |
0 |
| T12 |
0 |
97542 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
| T44 |
0 |
1988 |
0 |
0 |
| T58 |
0 |
4772 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
23384503 |
0 |
0 |
| T2 |
135436 |
134838 |
0 |
0 |
| T3 |
12320 |
12320 |
0 |
0 |
| T4 |
12648 |
12648 |
0 |
0 |
| T5 |
135079 |
134856 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
224774 |
0 |
0 |
| T8 |
20364 |
20364 |
0 |
0 |
| T9 |
0 |
17016 |
0 |
0 |
| T10 |
0 |
18006 |
0 |
0 |
| T11 |
0 |
20758 |
0 |
0 |
| T12 |
0 |
248014 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
23384503 |
0 |
0 |
| T2 |
135436 |
134838 |
0 |
0 |
| T3 |
12320 |
12320 |
0 |
0 |
| T4 |
12648 |
12648 |
0 |
0 |
| T5 |
135079 |
134856 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
224774 |
0 |
0 |
| T8 |
20364 |
20364 |
0 |
0 |
| T9 |
0 |
17016 |
0 |
0 |
| T10 |
0 |
18006 |
0 |
0 |
| T11 |
0 |
20758 |
0 |
0 |
| T12 |
0 |
248014 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
23384503 |
0 |
0 |
| T2 |
135436 |
134838 |
0 |
0 |
| T3 |
12320 |
12320 |
0 |
0 |
| T4 |
12648 |
12648 |
0 |
0 |
| T5 |
135079 |
134856 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
224774 |
0 |
0 |
| T8 |
20364 |
20364 |
0 |
0 |
| T9 |
0 |
17016 |
0 |
0 |
| T10 |
0 |
18006 |
0 |
0 |
| T11 |
0 |
20758 |
0 |
0 |
| T12 |
0 |
248014 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
4998337 |
0 |
0 |
| T2 |
135436 |
25392 |
0 |
0 |
| T3 |
12320 |
0 |
0 |
0 |
| T4 |
12648 |
11589 |
0 |
0 |
| T5 |
135079 |
477 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
15230 |
0 |
0 |
| T8 |
20364 |
19200 |
0 |
0 |
| T9 |
0 |
15842 |
0 |
0 |
| T10 |
0 |
16782 |
0 |
0 |
| T12 |
0 |
97542 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
| T44 |
0 |
1988 |
0 |
0 |
| T58 |
0 |
4772 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T2,T3,T6 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
5293996 |
0 |
0 |
| T2 |
135436 |
28768 |
0 |
0 |
| T3 |
12320 |
0 |
0 |
0 |
| T4 |
12648 |
12344 |
0 |
0 |
| T5 |
135079 |
536 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
16238 |
0 |
0 |
| T8 |
20364 |
20052 |
0 |
0 |
| T9 |
0 |
16744 |
0 |
0 |
| T10 |
0 |
17694 |
0 |
0 |
| T12 |
0 |
100866 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
| T44 |
0 |
2048 |
0 |
0 |
| T58 |
0 |
5150 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
23384503 |
0 |
0 |
| T2 |
135436 |
134838 |
0 |
0 |
| T3 |
12320 |
12320 |
0 |
0 |
| T4 |
12648 |
12648 |
0 |
0 |
| T5 |
135079 |
134856 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
224774 |
0 |
0 |
| T8 |
20364 |
20364 |
0 |
0 |
| T9 |
0 |
17016 |
0 |
0 |
| T10 |
0 |
18006 |
0 |
0 |
| T11 |
0 |
20758 |
0 |
0 |
| T12 |
0 |
248014 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
23384503 |
0 |
0 |
| T2 |
135436 |
134838 |
0 |
0 |
| T3 |
12320 |
12320 |
0 |
0 |
| T4 |
12648 |
12648 |
0 |
0 |
| T5 |
135079 |
134856 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
224774 |
0 |
0 |
| T8 |
20364 |
20364 |
0 |
0 |
| T9 |
0 |
17016 |
0 |
0 |
| T10 |
0 |
18006 |
0 |
0 |
| T11 |
0 |
20758 |
0 |
0 |
| T12 |
0 |
248014 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
23384503 |
0 |
0 |
| T2 |
135436 |
134838 |
0 |
0 |
| T3 |
12320 |
12320 |
0 |
0 |
| T4 |
12648 |
12648 |
0 |
0 |
| T5 |
135079 |
134856 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
224774 |
0 |
0 |
| T8 |
20364 |
20364 |
0 |
0 |
| T9 |
0 |
17016 |
0 |
0 |
| T10 |
0 |
18006 |
0 |
0 |
| T11 |
0 |
20758 |
0 |
0 |
| T12 |
0 |
248014 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
5293996 |
0 |
0 |
| T2 |
135436 |
28768 |
0 |
0 |
| T3 |
12320 |
0 |
0 |
0 |
| T4 |
12648 |
12344 |
0 |
0 |
| T5 |
135079 |
536 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
16238 |
0 |
0 |
| T8 |
20364 |
20052 |
0 |
0 |
| T9 |
0 |
16744 |
0 |
0 |
| T10 |
0 |
17694 |
0 |
0 |
| T12 |
0 |
100866 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
| T44 |
0 |
2048 |
0 |
0 |
| T58 |
0 |
5150 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T2,T3,T6 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
23384503 |
0 |
0 |
| T2 |
135436 |
134838 |
0 |
0 |
| T3 |
12320 |
12320 |
0 |
0 |
| T4 |
12648 |
12648 |
0 |
0 |
| T5 |
135079 |
134856 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
224774 |
0 |
0 |
| T8 |
20364 |
20364 |
0 |
0 |
| T9 |
0 |
17016 |
0 |
0 |
| T10 |
0 |
18006 |
0 |
0 |
| T11 |
0 |
20758 |
0 |
0 |
| T12 |
0 |
248014 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
23384503 |
0 |
0 |
| T2 |
135436 |
134838 |
0 |
0 |
| T3 |
12320 |
12320 |
0 |
0 |
| T4 |
12648 |
12648 |
0 |
0 |
| T5 |
135079 |
134856 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
224774 |
0 |
0 |
| T8 |
20364 |
20364 |
0 |
0 |
| T9 |
0 |
17016 |
0 |
0 |
| T10 |
0 |
18006 |
0 |
0 |
| T11 |
0 |
20758 |
0 |
0 |
| T12 |
0 |
248014 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
23384503 |
0 |
0 |
| T2 |
135436 |
134838 |
0 |
0 |
| T3 |
12320 |
12320 |
0 |
0 |
| T4 |
12648 |
12648 |
0 |
0 |
| T5 |
135079 |
134856 |
0 |
0 |
| T6 |
80774 |
0 |
0 |
0 |
| T7 |
225050 |
224774 |
0 |
0 |
| T8 |
20364 |
20364 |
0 |
0 |
| T9 |
0 |
17016 |
0 |
0 |
| T10 |
0 |
18006 |
0 |
0 |
| T11 |
0 |
20758 |
0 |
0 |
| T12 |
0 |
248014 |
0 |
0 |
| T13 |
687 |
0 |
0 |
0 |
| T14 |
544 |
0 |
0 |
0 |
| T15 |
155110 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T17,T18 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T6,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T13,T14 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T17,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T13,T14 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T17,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T15,T17,T18 |
| 1 | 0 | 1 | Covered | T15,T17,T18 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T17,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T15,T17,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T15,T17,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T17,T18 |
| 1 | 0 | Covered | T15,T17,T18 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T17,T18 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T6,T13,T14 |
| 0 |
0 |
Covered |
T6,T13,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T17,T18 |
| 0 |
Covered |
T2,T3,T6 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
2163976 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T11 |
20758 |
0 |
0 |
0 |
| T12 |
249404 |
0 |
0 |
0 |
| T15 |
155110 |
70649 |
0 |
0 |
| T17 |
0 |
1862 |
0 |
0 |
| T18 |
0 |
24063 |
0 |
0 |
| T44 |
41904 |
0 |
0 |
0 |
| T45 |
15148 |
0 |
0 |
0 |
| T52 |
0 |
763 |
0 |
0 |
| T53 |
0 |
5861 |
0 |
0 |
| T54 |
0 |
40520 |
0 |
0 |
| T55 |
0 |
82447 |
0 |
0 |
| T56 |
0 |
71077 |
0 |
0 |
| T57 |
4208 |
0 |
0 |
0 |
| T58 |
63946 |
0 |
0 |
0 |
| T59 |
0 |
52161 |
0 |
0 |
| T60 |
0 |
1855 |
0 |
0 |
| T61 |
143031 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
13059711 |
0 |
0 |
| T4 |
12648 |
0 |
0 |
0 |
| T5 |
135079 |
0 |
0 |
0 |
| T6 |
80774 |
76616 |
0 |
0 |
| T7 |
225050 |
0 |
0 |
0 |
| T8 |
20364 |
0 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T13 |
687 |
504 |
0 |
0 |
| T14 |
544 |
544 |
0 |
0 |
| T15 |
155110 |
146944 |
0 |
0 |
| T17 |
0 |
5520 |
0 |
0 |
| T18 |
0 |
56720 |
0 |
0 |
| T20 |
0 |
288 |
0 |
0 |
| T52 |
0 |
3776 |
0 |
0 |
| T53 |
0 |
14480 |
0 |
0 |
| T54 |
0 |
109560 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
13059711 |
0 |
0 |
| T4 |
12648 |
0 |
0 |
0 |
| T5 |
135079 |
0 |
0 |
0 |
| T6 |
80774 |
76616 |
0 |
0 |
| T7 |
225050 |
0 |
0 |
0 |
| T8 |
20364 |
0 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T13 |
687 |
504 |
0 |
0 |
| T14 |
544 |
544 |
0 |
0 |
| T15 |
155110 |
146944 |
0 |
0 |
| T17 |
0 |
5520 |
0 |
0 |
| T18 |
0 |
56720 |
0 |
0 |
| T20 |
0 |
288 |
0 |
0 |
| T52 |
0 |
3776 |
0 |
0 |
| T53 |
0 |
14480 |
0 |
0 |
| T54 |
0 |
109560 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
13059711 |
0 |
0 |
| T4 |
12648 |
0 |
0 |
0 |
| T5 |
135079 |
0 |
0 |
0 |
| T6 |
80774 |
76616 |
0 |
0 |
| T7 |
225050 |
0 |
0 |
0 |
| T8 |
20364 |
0 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T13 |
687 |
504 |
0 |
0 |
| T14 |
544 |
544 |
0 |
0 |
| T15 |
155110 |
146944 |
0 |
0 |
| T17 |
0 |
5520 |
0 |
0 |
| T18 |
0 |
56720 |
0 |
0 |
| T20 |
0 |
288 |
0 |
0 |
| T52 |
0 |
3776 |
0 |
0 |
| T53 |
0 |
14480 |
0 |
0 |
| T54 |
0 |
109560 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
2163976 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T11 |
20758 |
0 |
0 |
0 |
| T12 |
249404 |
0 |
0 |
0 |
| T15 |
155110 |
70649 |
0 |
0 |
| T17 |
0 |
1862 |
0 |
0 |
| T18 |
0 |
24063 |
0 |
0 |
| T44 |
41904 |
0 |
0 |
0 |
| T45 |
15148 |
0 |
0 |
0 |
| T52 |
0 |
763 |
0 |
0 |
| T53 |
0 |
5861 |
0 |
0 |
| T54 |
0 |
40520 |
0 |
0 |
| T55 |
0 |
82447 |
0 |
0 |
| T56 |
0 |
71077 |
0 |
0 |
| T57 |
4208 |
0 |
0 |
0 |
| T58 |
63946 |
0 |
0 |
0 |
| T59 |
0 |
52161 |
0 |
0 |
| T60 |
0 |
1855 |
0 |
0 |
| T61 |
143031 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T6,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T13,T14 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T17,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T13,T14 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T17,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T17,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T15,T17,T18 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T15,T17,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T6,T13,T14 |
| 0 |
0 |
Covered |
T6,T13,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T17,T18 |
| 0 |
Covered |
T2,T3,T6 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
69552 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T11 |
20758 |
0 |
0 |
0 |
| T12 |
249404 |
0 |
0 |
0 |
| T15 |
155110 |
2276 |
0 |
0 |
| T17 |
0 |
59 |
0 |
0 |
| T18 |
0 |
773 |
0 |
0 |
| T44 |
41904 |
0 |
0 |
0 |
| T45 |
15148 |
0 |
0 |
0 |
| T52 |
0 |
24 |
0 |
0 |
| T53 |
0 |
189 |
0 |
0 |
| T54 |
0 |
1305 |
0 |
0 |
| T55 |
0 |
2659 |
0 |
0 |
| T56 |
0 |
2293 |
0 |
0 |
| T57 |
4208 |
0 |
0 |
0 |
| T58 |
63946 |
0 |
0 |
0 |
| T59 |
0 |
1678 |
0 |
0 |
| T60 |
0 |
59 |
0 |
0 |
| T61 |
143031 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
13059711 |
0 |
0 |
| T4 |
12648 |
0 |
0 |
0 |
| T5 |
135079 |
0 |
0 |
0 |
| T6 |
80774 |
76616 |
0 |
0 |
| T7 |
225050 |
0 |
0 |
0 |
| T8 |
20364 |
0 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T13 |
687 |
504 |
0 |
0 |
| T14 |
544 |
544 |
0 |
0 |
| T15 |
155110 |
146944 |
0 |
0 |
| T17 |
0 |
5520 |
0 |
0 |
| T18 |
0 |
56720 |
0 |
0 |
| T20 |
0 |
288 |
0 |
0 |
| T52 |
0 |
3776 |
0 |
0 |
| T53 |
0 |
14480 |
0 |
0 |
| T54 |
0 |
109560 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
13059711 |
0 |
0 |
| T4 |
12648 |
0 |
0 |
0 |
| T5 |
135079 |
0 |
0 |
0 |
| T6 |
80774 |
76616 |
0 |
0 |
| T7 |
225050 |
0 |
0 |
0 |
| T8 |
20364 |
0 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T13 |
687 |
504 |
0 |
0 |
| T14 |
544 |
544 |
0 |
0 |
| T15 |
155110 |
146944 |
0 |
0 |
| T17 |
0 |
5520 |
0 |
0 |
| T18 |
0 |
56720 |
0 |
0 |
| T20 |
0 |
288 |
0 |
0 |
| T52 |
0 |
3776 |
0 |
0 |
| T53 |
0 |
14480 |
0 |
0 |
| T54 |
0 |
109560 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
13059711 |
0 |
0 |
| T4 |
12648 |
0 |
0 |
0 |
| T5 |
135079 |
0 |
0 |
0 |
| T6 |
80774 |
76616 |
0 |
0 |
| T7 |
225050 |
0 |
0 |
0 |
| T8 |
20364 |
0 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T13 |
687 |
504 |
0 |
0 |
| T14 |
544 |
544 |
0 |
0 |
| T15 |
155110 |
146944 |
0 |
0 |
| T17 |
0 |
5520 |
0 |
0 |
| T18 |
0 |
56720 |
0 |
0 |
| T20 |
0 |
288 |
0 |
0 |
| T52 |
0 |
3776 |
0 |
0 |
| T53 |
0 |
14480 |
0 |
0 |
| T54 |
0 |
109560 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36998022 |
69552 |
0 |
0 |
| T9 |
17016 |
0 |
0 |
0 |
| T10 |
18006 |
0 |
0 |
0 |
| T11 |
20758 |
0 |
0 |
0 |
| T12 |
249404 |
0 |
0 |
0 |
| T15 |
155110 |
2276 |
0 |
0 |
| T17 |
0 |
59 |
0 |
0 |
| T18 |
0 |
773 |
0 |
0 |
| T44 |
41904 |
0 |
0 |
0 |
| T45 |
15148 |
0 |
0 |
0 |
| T52 |
0 |
24 |
0 |
0 |
| T53 |
0 |
189 |
0 |
0 |
| T54 |
0 |
1305 |
0 |
0 |
| T55 |
0 |
2659 |
0 |
0 |
| T56 |
0 |
2293 |
0 |
0 |
| T57 |
4208 |
0 |
0 |
0 |
| T58 |
63946 |
0 |
0 |
0 |
| T59 |
0 |
1678 |
0 |
0 |
| T60 |
0 |
59 |
0 |
0 |
| T61 |
143031 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
461759 |
0 |
0 |
| T2 |
141488 |
835 |
0 |
0 |
| T3 |
6991 |
832 |
0 |
0 |
| T4 |
22047 |
2714 |
0 |
0 |
| T5 |
822536 |
3808 |
0 |
0 |
| T6 |
37906 |
0 |
0 |
0 |
| T7 |
61719 |
1600 |
0 |
0 |
| T8 |
21460 |
3738 |
0 |
0 |
| T9 |
0 |
834 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
4826 |
0 |
0 |
0 |
| T14 |
4725 |
0 |
0 |
0 |
| T16 |
1044 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
461759 |
0 |
0 |
| T2 |
141488 |
835 |
0 |
0 |
| T3 |
6991 |
832 |
0 |
0 |
| T4 |
22047 |
2714 |
0 |
0 |
| T5 |
822536 |
3808 |
0 |
0 |
| T6 |
37906 |
0 |
0 |
0 |
| T7 |
61719 |
1600 |
0 |
0 |
| T8 |
21460 |
3738 |
0 |
0 |
| T9 |
0 |
834 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
4826 |
0 |
0 |
0 |
| T14 |
4725 |
0 |
0 |
0 |
| T16 |
1044 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T14,T15,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T14,T15,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T14,T15,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T14,T17,T54 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T14,T15,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T14,T15,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T14,T15,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T14,T15,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
83142 |
0 |
0 |
| T9 |
7989 |
0 |
0 |
0 |
| T10 |
57224 |
0 |
0 |
0 |
| T11 |
12576 |
0 |
0 |
0 |
| T12 |
506201 |
0 |
0 |
0 |
| T14 |
4725 |
69 |
0 |
0 |
| T15 |
120560 |
1147 |
0 |
0 |
| T17 |
0 |
344 |
0 |
0 |
| T18 |
0 |
364 |
0 |
0 |
| T19 |
2023 |
0 |
0 |
0 |
| T32 |
0 |
100 |
0 |
0 |
| T41 |
1122 |
0 |
0 |
0 |
| T52 |
0 |
71 |
0 |
0 |
| T53 |
0 |
77 |
0 |
0 |
| T54 |
0 |
2869 |
0 |
0 |
| T55 |
0 |
1209 |
0 |
0 |
| T56 |
0 |
5327 |
0 |
0 |
| T57 |
11810 |
0 |
0 |
0 |
| T58 |
67181 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
114563257 |
0 |
0 |
| T1 |
4762 |
3924 |
0 |
0 |
| T2 |
141488 |
141434 |
0 |
0 |
| T3 |
6991 |
6901 |
0 |
0 |
| T4 |
22047 |
21976 |
0 |
0 |
| T5 |
822536 |
822465 |
0 |
0 |
| T6 |
37906 |
37827 |
0 |
0 |
| T7 |
61719 |
61625 |
0 |
0 |
| T8 |
21460 |
21408 |
0 |
0 |
| T13 |
4826 |
4729 |
0 |
0 |
| T16 |
1044 |
993 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114625487 |
83142 |
0 |
0 |
| T9 |
7989 |
0 |
0 |
0 |
| T10 |
57224 |
0 |
0 |
0 |
| T11 |
12576 |
0 |
0 |
0 |
| T12 |
506201 |
0 |
0 |
0 |
| T14 |
4725 |
69 |
0 |
0 |
| T15 |
120560 |
1147 |
0 |
0 |
| T17 |
0 |
344 |
0 |
0 |
| T18 |
0 |
364 |
0 |
0 |
| T19 |
2023 |
0 |
0 |
0 |
| T32 |
0 |
100 |
0 |
0 |
| T41 |
1122 |
0 |
0 |
0 |
| T52 |
0 |
71 |
0 |
0 |
| T53 |
0 |
77 |
0 |
0 |
| T54 |
0 |
2869 |
0 |
0 |
| T55 |
0 |
1209 |
0 |
0 |
| T56 |
0 |
5327 |
0 |
0 |
| T57 |
11810 |
0 |
0 |
0 |
| T58 |
67181 |
0 |
0 |
0 |