dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.66 94.03 73.28 83.33 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.66 94.03 73.28 83.33 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_tlul2sram_ingress.u_sramreqfifo
tb.dut.u_tlul2sram_ingress.u_rspfifo
tb.dut.u_sys_sram_arbiter.u_req_fifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT14,T15,T17
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT14,T15,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT14,T15,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT14,T15,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT14,T15,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T14,T15,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T14,T15,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 114625487 41660 0 0
DepthKnown_A 114625487 114563257 0 0
RvalidKnown_A 114625487 114563257 0 0
WreadyKnown_A 114625487 114563257 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 114625487 41660 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 41660 0 0
T9 7989 0 0 0
T10 57224 0 0 0
T11 12576 0 0 0
T12 506201 0 0 0
T14 4725 16 0 0
T15 120560 1147 0 0
T17 0 76 0 0
T18 0 364 0 0
T19 2023 0 0 0
T32 0 100 0 0
T41 1122 0 0 0
T52 0 71 0 0
T53 0 77 0 0
T54 0 895 0 0
T55 0 1209 0 0
T56 0 1190 0 0
T57 11810 0 0 0
T58 67181 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 114563257 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 114563257 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 114563257 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 41660 0 0
T9 7989 0 0 0
T10 57224 0 0 0
T11 12576 0 0 0
T12 506201 0 0 0
T14 4725 16 0 0
T15 120560 1147 0 0
T17 0 76 0 0
T18 0 364 0 0
T19 2023 0 0 0
T32 0 100 0 0
T41 1122 0 0 0
T52 0 71 0 0
T53 0 77 0 0
T54 0 895 0 0
T55 0 1209 0 0
T56 0 1190 0 0
T57 11810 0 0 0
T58 67181 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT14,T17,T54
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT14,T15,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT14,T15,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT14,T17,T54
110Not Covered
111CoveredT14,T15,T17

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT14,T15,T17

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT14,T15,T17

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT14,T17,T54
10CoveredT14,T15,T17
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT14,T15,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T14,T15,T17
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T14,T15,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T14,T15,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 114625487 83142 0 0
DepthKnown_A 114625487 114563257 0 0
RvalidKnown_A 114625487 114563257 0 0
WreadyKnown_A 114625487 114563257 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 114625487 83142 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 83142 0 0
T9 7989 0 0 0
T10 57224 0 0 0
T11 12576 0 0 0
T12 506201 0 0 0
T14 4725 69 0 0
T15 120560 1147 0 0
T17 0 344 0 0
T18 0 364 0 0
T19 2023 0 0 0
T32 0 100 0 0
T41 1122 0 0 0
T52 0 71 0 0
T53 0 77 0 0
T54 0 2869 0 0
T55 0 1209 0 0
T56 0 5327 0 0
T57 11810 0 0 0
T58 67181 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 114563257 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 114563257 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 114563257 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 83142 0 0
T9 7989 0 0 0
T10 57224 0 0 0
T11 12576 0 0 0
T12 506201 0 0 0
T14 4725 69 0 0
T15 120560 1147 0 0
T17 0 344 0 0
T18 0 364 0 0
T19 2023 0 0 0
T32 0 100 0 0
T41 1122 0 0 0
T52 0 71 0 0
T53 0 77 0 0
T54 0 2869 0 0
T55 0 1209 0 0
T56 0 5327 0 0
T57 11810 0 0 0
T58 67181 0 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT14,T15,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT14,T15,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT14,T15,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT14,T15,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T14,T15,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T14,T15,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 114625487 41660 0 0
DepthKnown_A 114625487 114563257 0 0
RvalidKnown_A 114625487 114563257 0 0
WreadyKnown_A 114625487 114563257 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 114625487 41660 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 41660 0 0
T9 7989 0 0 0
T10 57224 0 0 0
T11 12576 0 0 0
T12 506201 0 0 0
T14 4725 16 0 0
T15 120560 1147 0 0
T17 0 76 0 0
T18 0 364 0 0
T19 2023 0 0 0
T32 0 100 0 0
T41 1122 0 0 0
T52 0 71 0 0
T53 0 77 0 0
T54 0 895 0 0
T55 0 1209 0 0
T56 0 1190 0 0
T57 11810 0 0 0
T58 67181 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 114563257 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 114563257 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 114563257 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 114625487 41660 0 0
T9 7989 0 0 0
T10 57224 0 0 0
T11 12576 0 0 0
T12 506201 0 0 0
T14 4725 16 0 0
T15 120560 1147 0 0
T17 0 76 0 0
T18 0 364 0 0
T19 2023 0 0 0
T32 0 100 0 0
T41 1122 0 0 0
T52 0 71 0 0
T53 0 77 0 0
T54 0 895 0 0
T55 0 1209 0 0
T56 0 1190 0 0
T57 11810 0 0 0
T58 67181 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 116914124 3257994 0 0
DepthKnown_A 116914124 116804136 0 0
RvalidKnown_A 116914124 116804136 0 0
WreadyKnown_A 116914124 116804136 0 0
gen_passthru_fifo.paramCheckPass 870 870 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 3257994 0 0
T1 4762 1 0 0
T2 141488 1745 0 0
T3 6991 1811 0 0
T4 22047 1132 0 0
T5 822536 36510 0 0
T6 37906 250 0 0
T7 61719 5639 0 0
T8 21460 1388 0 0
T13 4826 23 0 0
T16 1044 57 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 870 870 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T16 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 116914124 5110081 0 0
DepthKnown_A 116914124 116804136 0 0
RvalidKnown_A 116914124 116804136 0 0
WreadyKnown_A 116914124 116804136 0 0
gen_passthru_fifo.paramCheckPass 870 870 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 5110081 0 0
T1 4762 9 0 0
T2 141488 1200 0 0
T3 6991 1377 0 0
T4 22047 3601 0 0
T5 822536 159027 0 0
T6 37906 759 0 0
T7 61719 4035 0 0
T8 21460 6139 0 0
T13 4826 23 0 0
T16 1044 57 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 870 870 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T16 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 116914124 566753 0 0
DepthKnown_A 116914124 116804136 0 0
RvalidKnown_A 116914124 116804136 0 0
WreadyKnown_A 116914124 116804136 0 0
gen_passthru_fifo.paramCheckPass 870 870 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 566753 0 0
T2 141488 1666 0 0
T3 6991 1663 0 0
T4 22047 832 0 0
T5 822536 832 0 0
T6 37906 0 0 0
T7 61719 3196 0 0
T8 21460 832 0 0
T9 0 1665 0 0
T10 0 1663 0 0
T11 0 832 0 0
T12 0 832 0 0
T13 4826 0 0 0
T14 4725 0 0 0
T16 1044 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 870 870 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T16 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 116914124 494523 0 0
DepthKnown_A 116914124 116804136 0 0
RvalidKnown_A 116914124 116804136 0 0
WreadyKnown_A 116914124 116804136 0 0
gen_passthru_fifo.paramCheckPass 870 870 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 494523 0 0
T2 141488 835 0 0
T3 6991 832 0 0
T4 22047 2714 0 0
T5 822536 3808 0 0
T6 37906 0 0 0
T7 61719 1600 0 0
T8 21460 3738 0 0
T9 0 834 0 0
T10 0 832 0 0
T11 0 832 0 0
T12 0 832 0 0
T13 4826 0 0 0
T14 4725 0 0 0
T16 1044 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 870 870 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T16 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 116914124 48954 0 0
DepthKnown_A 116914124 116804136 0 0
RvalidKnown_A 116914124 116804136 0 0
WreadyKnown_A 116914124 116804136 0 0
gen_passthru_fifo.paramCheckPass 870 870 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 48954 0 0
T9 7989 0 0 0
T10 57224 0 0 0
T11 12576 0 0 0
T12 506201 0 0 0
T14 4725 16 0 0
T15 120560 1147 0 0
T17 0 76 0 0
T18 0 364 0 0
T19 2023 0 0 0
T32 0 100 0 0
T41 1122 0 0 0
T52 0 71 0 0
T53 0 77 0 0
T54 0 895 0 0
T55 0 1209 0 0
T56 0 1190 0 0
T57 11810 0 0 0
T58 67181 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 870 870 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T16 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 116914124 98162 0 0
DepthKnown_A 116914124 116804136 0 0
RvalidKnown_A 116914124 116804136 0 0
WreadyKnown_A 116914124 116804136 0 0
gen_passthru_fifo.paramCheckPass 870 870 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 98162 0 0
T9 7989 0 0 0
T10 57224 0 0 0
T11 12576 0 0 0
T12 506201 0 0 0
T14 4725 69 0 0
T15 120560 1147 0 0
T17 0 344 0 0
T18 0 364 0 0
T19 2023 0 0 0
T32 0 100 0 0
T41 1122 0 0 0
T52 0 71 0 0
T53 0 77 0 0
T54 0 2869 0 0
T55 0 1209 0 0
T56 0 5327 0 0
T57 11810 0 0 0
T58 67181 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 116914124 116804136 0 0
T1 4762 3924 0 0
T2 141488 141434 0 0
T3 6991 6901 0 0
T4 22047 21976 0 0
T5 822536 822465 0 0
T6 37906 37827 0 0
T7 61719 61625 0 0
T8 21460 21408 0 0
T13 4826 4729 0 0
T16 1044 993 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 870 870 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T16 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%