Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T4 |
0 | 1 | Covered | T6,T8,T11 |
1 | 0 | Covered | T6,T8,T11 |
1 | 1 | Covered | T6,T8,T92 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T8,T11 |
1 | 0 | Covered | T6,T8,T92 |
1 | 1 | Covered | T6,T8,T11 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
352653918 |
771 |
0 |
0 |
T6 |
134198 |
7 |
0 |
0 |
T7 |
11684 |
0 |
0 |
0 |
T8 |
230384 |
8 |
0 |
0 |
T9 |
92564 |
0 |
0 |
0 |
T10 |
1483376 |
0 |
0 |
0 |
T11 |
535934 |
2 |
0 |
0 |
T13 |
547698 |
0 |
0 |
0 |
T14 |
210082 |
0 |
0 |
0 |
T17 |
6742 |
0 |
0 |
0 |
T30 |
1854 |
0 |
0 |
0 |
T92 |
0 |
7 |
0 |
0 |
T94 |
0 |
7 |
0 |
0 |
T104 |
0 |
7 |
0 |
0 |
T131 |
0 |
7 |
0 |
0 |
T133 |
0 |
7 |
0 |
0 |
T172 |
0 |
7 |
0 |
0 |
T173 |
0 |
7 |
0 |
0 |
T174 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114312069 |
771 |
0 |
0 |
T6 |
21244 |
7 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
104028 |
8 |
0 |
0 |
T9 |
17368 |
0 |
0 |
0 |
T10 |
209958 |
0 |
0 |
0 |
T11 |
263402 |
2 |
0 |
0 |
T12 |
106210 |
0 |
0 |
0 |
T13 |
267508 |
0 |
0 |
0 |
T14 |
273914 |
0 |
0 |
0 |
T18 |
10240 |
0 |
0 |
0 |
T92 |
0 |
7 |
0 |
0 |
T94 |
0 |
7 |
0 |
0 |
T104 |
0 |
7 |
0 |
0 |
T131 |
0 |
7 |
0 |
0 |
T133 |
0 |
7 |
0 |
0 |
T172 |
0 |
7 |
0 |
0 |
T173 |
0 |
7 |
0 |
0 |
T174 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T4 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T4 |
0 | 1 | Covered | T6,T11,T92 |
1 | 0 | Covered | T6,T11,T92 |
1 | 1 | Covered | T6,T92,T94 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T11,T92 |
1 | 0 | Covered | T6,T92,T94 |
1 | 1 | Covered | T6,T11,T92 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
282 |
0 |
0 |
T6 |
67099 |
2 |
0 |
0 |
T7 |
5842 |
0 |
0 |
0 |
T8 |
115192 |
0 |
0 |
0 |
T9 |
46282 |
0 |
0 |
0 |
T10 |
741688 |
0 |
0 |
0 |
T11 |
267967 |
1 |
0 |
0 |
T13 |
273849 |
0 |
0 |
0 |
T14 |
105041 |
0 |
0 |
0 |
T17 |
3371 |
0 |
0 |
0 |
T30 |
927 |
0 |
0 |
0 |
T92 |
0 |
2 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T131 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
T174 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
282 |
0 |
0 |
T6 |
10622 |
2 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
0 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T11 |
131701 |
1 |
0 |
0 |
T12 |
53105 |
0 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T18 |
5120 |
0 |
0 |
0 |
T92 |
0 |
2 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T131 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
T174 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T4 |
0 | 1 | Covered | T6,T8,T11 |
1 | 0 | Covered | T6,T8,T11 |
1 | 1 | Covered | T6,T8,T92 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T8,T11 |
1 | 0 | Covered | T6,T8,T92 |
1 | 1 | Covered | T6,T8,T11 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
489 |
0 |
0 |
T6 |
67099 |
5 |
0 |
0 |
T7 |
5842 |
0 |
0 |
0 |
T8 |
115192 |
8 |
0 |
0 |
T9 |
46282 |
0 |
0 |
0 |
T10 |
741688 |
0 |
0 |
0 |
T11 |
267967 |
1 |
0 |
0 |
T13 |
273849 |
0 |
0 |
0 |
T14 |
105041 |
0 |
0 |
0 |
T17 |
3371 |
0 |
0 |
0 |
T30 |
927 |
0 |
0 |
0 |
T92 |
0 |
5 |
0 |
0 |
T94 |
0 |
5 |
0 |
0 |
T104 |
0 |
5 |
0 |
0 |
T131 |
0 |
5 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T172 |
0 |
5 |
0 |
0 |
T173 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
489 |
0 |
0 |
T6 |
10622 |
5 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
8 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T11 |
131701 |
1 |
0 |
0 |
T12 |
53105 |
0 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T18 |
5120 |
0 |
0 |
0 |
T92 |
0 |
5 |
0 |
0 |
T94 |
0 |
5 |
0 |
0 |
T104 |
0 |
5 |
0 |
0 |
T131 |
0 |
5 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T172 |
0 |
5 |
0 |
0 |
T173 |
0 |
5 |
0 |
0 |