dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
58.33 100.00 16.67 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.66 99.29 91.20 91.67 96.13 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.66 94.03 73.28 83.33 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T5,T6
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11CoveredT3,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101Not Covered
110Not Covered
111CoveredT3,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T5,T6
110Not Covered
111CoveredT3,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T5,T6
10CoveredT3,T5,T6
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38104023 4953541 0 0
DepthKnown_A 38104023 25057521 0 0
RvalidKnown_A 38104023 25057521 0 0
WreadyKnown_A 38104023 25057521 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38104023 4953541 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 4953541 0 0
T3 50254 17266 0 0
T4 38713 0 0 0
T5 48454 40128 0 0
T6 10622 9412 0 0
T7 578 0 0 0
T8 52014 46323 0 0
T9 8684 4018 0 0
T10 104979 914 0 0
T11 0 9287 0 0
T12 0 4776 0 0
T13 133754 0 0 0
T14 136957 0 0 0
T72 0 1016 0 0
T92 0 10187 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 25057521 0 0
T3 50254 50034 0 0
T4 38713 38384 0 0
T5 48454 47984 0 0
T6 10622 10614 0 0
T7 578 96 0 0
T8 52014 51938 0 0
T9 8684 8684 0 0
T10 104979 104856 0 0
T11 0 131492 0 0
T12 0 52612 0 0
T13 133754 0 0 0
T14 136957 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 25057521 0 0
T3 50254 50034 0 0
T4 38713 38384 0 0
T5 48454 47984 0 0
T6 10622 10614 0 0
T7 578 96 0 0
T8 52014 51938 0 0
T9 8684 8684 0 0
T10 104979 104856 0 0
T11 0 131492 0 0
T12 0 52612 0 0
T13 133754 0 0 0
T14 136957 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 25057521 0 0
T3 50254 50034 0 0
T4 38713 38384 0 0
T5 48454 47984 0 0
T6 10622 10614 0 0
T7 578 96 0 0
T8 52014 51938 0 0
T9 8684 8684 0 0
T10 104979 104856 0 0
T11 0 131492 0 0
T12 0 52612 0 0
T13 133754 0 0 0
T14 136957 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 4953541 0 0
T3 50254 17266 0 0
T4 38713 0 0 0
T5 48454 40128 0 0
T6 10622 9412 0 0
T7 578 0 0 0
T8 52014 46323 0 0
T9 8684 4018 0 0
T10 104979 914 0 0
T11 0 9287 0 0
T12 0 4776 0 0
T13 133754 0 0 0
T14 136957 0 0 0
T72 0 1016 0 0
T92 0 10187 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T5,T6
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11CoveredT3,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101CoveredT3,T5,T6
110Not Covered
111CoveredT3,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T5,T6
110Not Covered
111CoveredT3,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT3,T5,T6
10CoveredT1,T2,T3
11CoveredT3,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T5,T6
10CoveredT3,T5,T6
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38104023 5230719 0 0
DepthKnown_A 38104023 25057521 0 0
RvalidKnown_A 38104023 25057521 0 0
WreadyKnown_A 38104023 25057521 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38104023 5230719 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 5230719 0 0
T3 50254 17954 0 0
T4 38713 0 0 0
T5 48454 41568 0 0
T6 10622 10294 0 0
T7 578 0 0 0
T8 52014 49090 0 0
T9 8684 4140 0 0
T10 104979 1040 0 0
T11 0 9820 0 0
T12 0 4980 0 0
T13 133754 0 0 0
T14 136957 0 0 0
T72 0 1148 0 0
T92 0 11035 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 25057521 0 0
T3 50254 50034 0 0
T4 38713 38384 0 0
T5 48454 47984 0 0
T6 10622 10614 0 0
T7 578 96 0 0
T8 52014 51938 0 0
T9 8684 8684 0 0
T10 104979 104856 0 0
T11 0 131492 0 0
T12 0 52612 0 0
T13 133754 0 0 0
T14 136957 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 25057521 0 0
T3 50254 50034 0 0
T4 38713 38384 0 0
T5 48454 47984 0 0
T6 10622 10614 0 0
T7 578 96 0 0
T8 52014 51938 0 0
T9 8684 8684 0 0
T10 104979 104856 0 0
T11 0 131492 0 0
T12 0 52612 0 0
T13 133754 0 0 0
T14 136957 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 25057521 0 0
T3 50254 50034 0 0
T4 38713 38384 0 0
T5 48454 47984 0 0
T6 10622 10614 0 0
T7 578 96 0 0
T8 52014 51938 0 0
T9 8684 8684 0 0
T10 104979 104856 0 0
T11 0 131492 0 0
T12 0 52612 0 0
T13 133754 0 0 0
T14 136957 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 5230719 0 0
T3 50254 17954 0 0
T4 38713 0 0 0
T5 48454 41568 0 0
T6 10622 10294 0 0
T7 578 0 0 0
T8 52014 49090 0 0
T9 8684 4140 0 0
T10 104979 1040 0 0
T11 0 9820 0 0
T12 0 4980 0 0
T13 133754 0 0 0
T14 136957 0 0 0
T72 0 1148 0 0
T92 0 11035 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38104023 0 0 0
DepthKnown_A 38104023 25057521 0 0
RvalidKnown_A 38104023 25057521 0 0
WreadyKnown_A 38104023 25057521 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38104023 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 25057521 0 0
T3 50254 50034 0 0
T4 38713 38384 0 0
T5 48454 47984 0 0
T6 10622 10614 0 0
T7 578 96 0 0
T8 52014 51938 0 0
T9 8684 8684 0 0
T10 104979 104856 0 0
T11 0 131492 0 0
T12 0 52612 0 0
T13 133754 0 0 0
T14 136957 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 25057521 0 0
T3 50254 50034 0 0
T4 38713 38384 0 0
T5 48454 47984 0 0
T6 10622 10614 0 0
T7 578 96 0 0
T8 52014 51938 0 0
T9 8684 8684 0 0
T10 104979 104856 0 0
T11 0 131492 0 0
T12 0 52612 0 0
T13 133754 0 0 0
T14 136957 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 25057521 0 0
T3 50254 50034 0 0
T4 38713 38384 0 0
T5 48454 47984 0 0
T6 10622 10614 0 0
T7 578 96 0 0
T8 52014 51938 0 0
T9 8684 8684 0 0
T10 104979 104856 0 0
T11 0 131492 0 0
T12 0 52612 0 0
T13 133754 0 0 0
T14 136957 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT13,T18,T19
10CoveredT1,T2,T3
11CoveredT1,T13,T14

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T13,T14
10Not Covered
11CoveredT13,T18,T19

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T13,T14
101Not Covered
110Not Covered
111CoveredT13,T18,T19

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT13,T18,T19
101CoveredT13,T18,T19
110Not Covered
111CoveredT13,T18,T19

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT13,T18,T19

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT13,T18,T19

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT13,T18,T19
10CoveredT13,T18,T19
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T13,T18,T19
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T13,T14
0 0 Covered T1,T13,T14


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T13,T18,T19
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38104023 2048374 0 0
DepthKnown_A 38104023 12476886 0 0
RvalidKnown_A 38104023 12476886 0 0
WreadyKnown_A 38104023 12476886 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38104023 2048374 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 2048374 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T11 131701 0 0 0
T12 53105 0 0 0
T13 133754 42988 0 0
T14 136957 0 0 0
T18 5120 1436 0 0
T19 1362 672 0 0
T21 131472 0 0 0
T22 0 758 0 0
T65 0 62344 0 0
T66 0 31665 0 0
T67 0 804 0 0
T68 0 7213 0 0
T69 0 162 0 0
T70 0 951 0 0
T71 5168 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 12476886 0 0
T1 106329 102752 0 0
T3 50254 0 0 0
T4 38713 0 0 0
T5 48454 0 0 0
T6 10622 0 0 0
T7 578 0 0 0
T8 52014 0 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T13 133754 128360 0 0
T14 0 126728 0 0
T18 0 5120 0 0
T19 0 1336 0 0
T21 0 125760 0 0
T22 0 2864 0 0
T62 0 76832 0 0
T63 0 69584 0 0
T64 0 1296 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 12476886 0 0
T1 106329 102752 0 0
T3 50254 0 0 0
T4 38713 0 0 0
T5 48454 0 0 0
T6 10622 0 0 0
T7 578 0 0 0
T8 52014 0 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T13 133754 128360 0 0
T14 0 126728 0 0
T18 0 5120 0 0
T19 0 1336 0 0
T21 0 125760 0 0
T22 0 2864 0 0
T62 0 76832 0 0
T63 0 69584 0 0
T64 0 1296 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 12476886 0 0
T1 106329 102752 0 0
T3 50254 0 0 0
T4 38713 0 0 0
T5 48454 0 0 0
T6 10622 0 0 0
T7 578 0 0 0
T8 52014 0 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T13 133754 128360 0 0
T14 0 126728 0 0
T18 0 5120 0 0
T19 0 1336 0 0
T21 0 125760 0 0
T22 0 2864 0 0
T62 0 76832 0 0
T63 0 69584 0 0
T64 0 1296 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 2048374 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T11 131701 0 0 0
T12 53105 0 0 0
T13 133754 42988 0 0
T14 136957 0 0 0
T18 5120 1436 0 0
T19 1362 672 0 0
T21 131472 0 0 0
T22 0 758 0 0
T65 0 62344 0 0
T66 0 31665 0 0
T67 0 804 0 0
T68 0 7213 0 0
T69 0 162 0 0
T70 0 951 0 0
T71 5168 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T13,T14

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T13,T14
10Not Covered
11CoveredT13,T18,T19

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T13,T14
101Not Covered
110Not Covered
111CoveredT13,T18,T19

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT13,T18,T19

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT13,T18,T19
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T13,T18,T19


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T13,T14
0 0 Covered T1,T13,T14


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T13,T18,T19
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38104023 65848 0 0
DepthKnown_A 38104023 12476886 0 0
RvalidKnown_A 38104023 12476886 0 0
WreadyKnown_A 38104023 12476886 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38104023 65848 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 65848 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T11 131701 0 0 0
T12 53105 0 0 0
T13 133754 1380 0 0
T14 136957 0 0 0
T18 5120 47 0 0
T19 1362 22 0 0
T21 131472 0 0 0
T22 0 24 0 0
T65 0 2002 0 0
T66 0 1021 0 0
T67 0 26 0 0
T68 0 229 0 0
T69 0 6 0 0
T70 0 30 0 0
T71 5168 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 12476886 0 0
T1 106329 102752 0 0
T3 50254 0 0 0
T4 38713 0 0 0
T5 48454 0 0 0
T6 10622 0 0 0
T7 578 0 0 0
T8 52014 0 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T13 133754 128360 0 0
T14 0 126728 0 0
T18 0 5120 0 0
T19 0 1336 0 0
T21 0 125760 0 0
T22 0 2864 0 0
T62 0 76832 0 0
T63 0 69584 0 0
T64 0 1296 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 12476886 0 0
T1 106329 102752 0 0
T3 50254 0 0 0
T4 38713 0 0 0
T5 48454 0 0 0
T6 10622 0 0 0
T7 578 0 0 0
T8 52014 0 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T13 133754 128360 0 0
T14 0 126728 0 0
T18 0 5120 0 0
T19 0 1336 0 0
T21 0 125760 0 0
T22 0 2864 0 0
T62 0 76832 0 0
T63 0 69584 0 0
T64 0 1296 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 12476886 0 0
T1 106329 102752 0 0
T3 50254 0 0 0
T4 38713 0 0 0
T5 48454 0 0 0
T6 10622 0 0 0
T7 578 0 0 0
T8 52014 0 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T13 133754 128360 0 0
T14 0 126728 0 0
T18 0 5120 0 0
T19 0 1336 0 0
T21 0 125760 0 0
T22 0 2864 0 0
T62 0 76832 0 0
T63 0 69584 0 0
T64 0 1296 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38104023 65848 0 0
T9 8684 0 0 0
T10 104979 0 0 0
T11 131701 0 0 0
T12 53105 0 0 0
T13 133754 1380 0 0
T14 136957 0 0 0
T18 5120 47 0 0
T19 1362 22 0 0
T21 131472 0 0 0
T22 0 24 0 0
T65 0 2002 0 0
T66 0 1021 0 0
T67 0 26 0 0
T68 0 229 0 0
T69 0 6 0 0
T70 0 30 0 0
T71 5168 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T4,T6
110Not Covered
111CoveredT3,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 117551306 488887 0 0
DepthKnown_A 117551306 117488349 0 0
RvalidKnown_A 117551306 117488349 0 0
WreadyKnown_A 117551306 117488349 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 117551306 488887 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 488887 0 0
T3 60752 832 0 0
T4 82603 832 0 0
T5 56331 832 0 0
T6 67099 832 0 0
T7 5842 835 0 0
T8 115192 5773 0 0
T9 46282 832 0 0
T10 0 832 0 0
T11 0 1088 0 0
T13 273849 0 0 0
T15 2002 0 0 0
T16 1136 0 0 0
T17 0 412 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 488887 0 0
T3 60752 832 0 0
T4 82603 832 0 0
T5 56331 832 0 0
T6 67099 832 0 0
T7 5842 835 0 0
T8 115192 5773 0 0
T9 46282 832 0 0
T10 0 832 0 0
T11 0 1088 0 0
T13 273849 0 0 0
T15 2002 0 0 0
T16 1136 0 0 0
T17 0 412 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 117551306 0 0 0
DepthKnown_A 117551306 117488349 0 0
RvalidKnown_A 117551306 117488349 0 0
WreadyKnown_A 117551306 117488349 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 117551306 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 117551306 0 0 0
DepthKnown_A 117551306 117488349 0 0
RvalidKnown_A 117551306 117488349 0 0
WreadyKnown_A 117551306 117488349 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 117551306 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT13,T17,T18
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT13,T17,T18

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT13,T17,T18

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT17,T18,T36
110Not Covered
111CoveredT13,T17,T18

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT13,T17,T18
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T13,T17,T18


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T13,T17,T18
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 117551306 80275 0 0
DepthKnown_A 117551306 117488349 0 0
RvalidKnown_A 117551306 117488349 0 0
WreadyKnown_A 117551306 117488349 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 117551306 80275 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 80275 0 0
T9 46282 0 0 0
T10 741688 0 0 0
T11 267967 0 0 0
T12 65178 0 0 0
T13 273849 658 0 0
T14 105041 0 0 0
T17 3371 445 0 0
T18 0 151 0 0
T19 0 9 0 0
T20 1131 0 0 0
T22 0 49 0 0
T30 927 0 0 0
T36 0 426 0 0
T41 782 0 0 0
T65 0 795 0 0
T66 0 581 0 0
T67 0 40 0 0
T68 0 527 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 117488349 0 0
T1 60372 60272 0 0
T2 1654 1566 0 0
T3 60752 60696 0 0
T4 82603 82552 0 0
T5 56331 56268 0 0
T6 67099 67039 0 0
T7 5842 5750 0 0
T8 115192 115109 0 0
T15 2002 1915 0 0
T16 1136 1051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 117551306 80275 0 0
T9 46282 0 0 0
T10 741688 0 0 0
T11 267967 0 0 0
T12 65178 0 0 0
T13 273849 658 0 0
T14 105041 0 0 0
T17 3371 445 0 0
T18 0 151 0 0
T19 0 9 0 0
T20 1131 0 0 0
T22 0 49 0 0
T30 927 0 0 0
T36 0 426 0 0
T41 782 0 0 0
T65 0 795 0 0
T66 0 581 0 0
T67 0 40 0 0
T68 0 527 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%