Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
4953541 |
0 |
0 |
T3 |
50254 |
17266 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
40128 |
0 |
0 |
T6 |
10622 |
9412 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
46323 |
0 |
0 |
T9 |
8684 |
4018 |
0 |
0 |
T10 |
104979 |
914 |
0 |
0 |
T11 |
0 |
9287 |
0 |
0 |
T12 |
0 |
4776 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T72 |
0 |
1016 |
0 |
0 |
T92 |
0 |
10187 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
25057521 |
0 |
0 |
T3 |
50254 |
50034 |
0 |
0 |
T4 |
38713 |
38384 |
0 |
0 |
T5 |
48454 |
47984 |
0 |
0 |
T6 |
10622 |
10614 |
0 |
0 |
T7 |
578 |
96 |
0 |
0 |
T8 |
52014 |
51938 |
0 |
0 |
T9 |
8684 |
8684 |
0 |
0 |
T10 |
104979 |
104856 |
0 |
0 |
T11 |
0 |
131492 |
0 |
0 |
T12 |
0 |
52612 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
25057521 |
0 |
0 |
T3 |
50254 |
50034 |
0 |
0 |
T4 |
38713 |
38384 |
0 |
0 |
T5 |
48454 |
47984 |
0 |
0 |
T6 |
10622 |
10614 |
0 |
0 |
T7 |
578 |
96 |
0 |
0 |
T8 |
52014 |
51938 |
0 |
0 |
T9 |
8684 |
8684 |
0 |
0 |
T10 |
104979 |
104856 |
0 |
0 |
T11 |
0 |
131492 |
0 |
0 |
T12 |
0 |
52612 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
25057521 |
0 |
0 |
T3 |
50254 |
50034 |
0 |
0 |
T4 |
38713 |
38384 |
0 |
0 |
T5 |
48454 |
47984 |
0 |
0 |
T6 |
10622 |
10614 |
0 |
0 |
T7 |
578 |
96 |
0 |
0 |
T8 |
52014 |
51938 |
0 |
0 |
T9 |
8684 |
8684 |
0 |
0 |
T10 |
104979 |
104856 |
0 |
0 |
T11 |
0 |
131492 |
0 |
0 |
T12 |
0 |
52612 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
4953541 |
0 |
0 |
T3 |
50254 |
17266 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
40128 |
0 |
0 |
T6 |
10622 |
9412 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
46323 |
0 |
0 |
T9 |
8684 |
4018 |
0 |
0 |
T10 |
104979 |
914 |
0 |
0 |
T11 |
0 |
9287 |
0 |
0 |
T12 |
0 |
4776 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T72 |
0 |
1016 |
0 |
0 |
T92 |
0 |
10187 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
5230719 |
0 |
0 |
T3 |
50254 |
17954 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
41568 |
0 |
0 |
T6 |
10622 |
10294 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
49090 |
0 |
0 |
T9 |
8684 |
4140 |
0 |
0 |
T10 |
104979 |
1040 |
0 |
0 |
T11 |
0 |
9820 |
0 |
0 |
T12 |
0 |
4980 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T72 |
0 |
1148 |
0 |
0 |
T92 |
0 |
11035 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
25057521 |
0 |
0 |
T3 |
50254 |
50034 |
0 |
0 |
T4 |
38713 |
38384 |
0 |
0 |
T5 |
48454 |
47984 |
0 |
0 |
T6 |
10622 |
10614 |
0 |
0 |
T7 |
578 |
96 |
0 |
0 |
T8 |
52014 |
51938 |
0 |
0 |
T9 |
8684 |
8684 |
0 |
0 |
T10 |
104979 |
104856 |
0 |
0 |
T11 |
0 |
131492 |
0 |
0 |
T12 |
0 |
52612 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
25057521 |
0 |
0 |
T3 |
50254 |
50034 |
0 |
0 |
T4 |
38713 |
38384 |
0 |
0 |
T5 |
48454 |
47984 |
0 |
0 |
T6 |
10622 |
10614 |
0 |
0 |
T7 |
578 |
96 |
0 |
0 |
T8 |
52014 |
51938 |
0 |
0 |
T9 |
8684 |
8684 |
0 |
0 |
T10 |
104979 |
104856 |
0 |
0 |
T11 |
0 |
131492 |
0 |
0 |
T12 |
0 |
52612 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
25057521 |
0 |
0 |
T3 |
50254 |
50034 |
0 |
0 |
T4 |
38713 |
38384 |
0 |
0 |
T5 |
48454 |
47984 |
0 |
0 |
T6 |
10622 |
10614 |
0 |
0 |
T7 |
578 |
96 |
0 |
0 |
T8 |
52014 |
51938 |
0 |
0 |
T9 |
8684 |
8684 |
0 |
0 |
T10 |
104979 |
104856 |
0 |
0 |
T11 |
0 |
131492 |
0 |
0 |
T12 |
0 |
52612 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
5230719 |
0 |
0 |
T3 |
50254 |
17954 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
41568 |
0 |
0 |
T6 |
10622 |
10294 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
49090 |
0 |
0 |
T9 |
8684 |
4140 |
0 |
0 |
T10 |
104979 |
1040 |
0 |
0 |
T11 |
0 |
9820 |
0 |
0 |
T12 |
0 |
4980 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T72 |
0 |
1148 |
0 |
0 |
T92 |
0 |
11035 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
25057521 |
0 |
0 |
T3 |
50254 |
50034 |
0 |
0 |
T4 |
38713 |
38384 |
0 |
0 |
T5 |
48454 |
47984 |
0 |
0 |
T6 |
10622 |
10614 |
0 |
0 |
T7 |
578 |
96 |
0 |
0 |
T8 |
52014 |
51938 |
0 |
0 |
T9 |
8684 |
8684 |
0 |
0 |
T10 |
104979 |
104856 |
0 |
0 |
T11 |
0 |
131492 |
0 |
0 |
T12 |
0 |
52612 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
25057521 |
0 |
0 |
T3 |
50254 |
50034 |
0 |
0 |
T4 |
38713 |
38384 |
0 |
0 |
T5 |
48454 |
47984 |
0 |
0 |
T6 |
10622 |
10614 |
0 |
0 |
T7 |
578 |
96 |
0 |
0 |
T8 |
52014 |
51938 |
0 |
0 |
T9 |
8684 |
8684 |
0 |
0 |
T10 |
104979 |
104856 |
0 |
0 |
T11 |
0 |
131492 |
0 |
0 |
T12 |
0 |
52612 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
25057521 |
0 |
0 |
T3 |
50254 |
50034 |
0 |
0 |
T4 |
38713 |
38384 |
0 |
0 |
T5 |
48454 |
47984 |
0 |
0 |
T6 |
10622 |
10614 |
0 |
0 |
T7 |
578 |
96 |
0 |
0 |
T8 |
52014 |
51938 |
0 |
0 |
T9 |
8684 |
8684 |
0 |
0 |
T10 |
104979 |
104856 |
0 |
0 |
T11 |
0 |
131492 |
0 |
0 |
T12 |
0 |
52612 |
0 |
0 |
T13 |
133754 |
0 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T18,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T18,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T13,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T18,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T13,T18,T19 |
1 | 0 | 1 | Covered | T13,T18,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T18,T19 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T18,T19 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T18,T19 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T18,T19 |
1 | 0 | Covered | T13,T18,T19 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T18,T19 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T13,T14 |
0 |
0 |
Covered |
T1,T13,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T18,T19 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
2048374 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T11 |
131701 |
0 |
0 |
0 |
T12 |
53105 |
0 |
0 |
0 |
T13 |
133754 |
42988 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T18 |
5120 |
1436 |
0 |
0 |
T19 |
1362 |
672 |
0 |
0 |
T21 |
131472 |
0 |
0 |
0 |
T22 |
0 |
758 |
0 |
0 |
T65 |
0 |
62344 |
0 |
0 |
T66 |
0 |
31665 |
0 |
0 |
T67 |
0 |
804 |
0 |
0 |
T68 |
0 |
7213 |
0 |
0 |
T69 |
0 |
162 |
0 |
0 |
T70 |
0 |
951 |
0 |
0 |
T71 |
5168 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
12476886 |
0 |
0 |
T1 |
106329 |
102752 |
0 |
0 |
T3 |
50254 |
0 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
0 |
0 |
0 |
T6 |
10622 |
0 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
0 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T13 |
133754 |
128360 |
0 |
0 |
T14 |
0 |
126728 |
0 |
0 |
T18 |
0 |
5120 |
0 |
0 |
T19 |
0 |
1336 |
0 |
0 |
T21 |
0 |
125760 |
0 |
0 |
T22 |
0 |
2864 |
0 |
0 |
T62 |
0 |
76832 |
0 |
0 |
T63 |
0 |
69584 |
0 |
0 |
T64 |
0 |
1296 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
12476886 |
0 |
0 |
T1 |
106329 |
102752 |
0 |
0 |
T3 |
50254 |
0 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
0 |
0 |
0 |
T6 |
10622 |
0 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
0 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T13 |
133754 |
128360 |
0 |
0 |
T14 |
0 |
126728 |
0 |
0 |
T18 |
0 |
5120 |
0 |
0 |
T19 |
0 |
1336 |
0 |
0 |
T21 |
0 |
125760 |
0 |
0 |
T22 |
0 |
2864 |
0 |
0 |
T62 |
0 |
76832 |
0 |
0 |
T63 |
0 |
69584 |
0 |
0 |
T64 |
0 |
1296 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
12476886 |
0 |
0 |
T1 |
106329 |
102752 |
0 |
0 |
T3 |
50254 |
0 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
0 |
0 |
0 |
T6 |
10622 |
0 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
0 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T13 |
133754 |
128360 |
0 |
0 |
T14 |
0 |
126728 |
0 |
0 |
T18 |
0 |
5120 |
0 |
0 |
T19 |
0 |
1336 |
0 |
0 |
T21 |
0 |
125760 |
0 |
0 |
T22 |
0 |
2864 |
0 |
0 |
T62 |
0 |
76832 |
0 |
0 |
T63 |
0 |
69584 |
0 |
0 |
T64 |
0 |
1296 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
2048374 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T11 |
131701 |
0 |
0 |
0 |
T12 |
53105 |
0 |
0 |
0 |
T13 |
133754 |
42988 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T18 |
5120 |
1436 |
0 |
0 |
T19 |
1362 |
672 |
0 |
0 |
T21 |
131472 |
0 |
0 |
0 |
T22 |
0 |
758 |
0 |
0 |
T65 |
0 |
62344 |
0 |
0 |
T66 |
0 |
31665 |
0 |
0 |
T67 |
0 |
804 |
0 |
0 |
T68 |
0 |
7213 |
0 |
0 |
T69 |
0 |
162 |
0 |
0 |
T70 |
0 |
951 |
0 |
0 |
T71 |
5168 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T18,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T13,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T18,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T18,T19 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T18,T19 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T18,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T13,T14 |
0 |
0 |
Covered |
T1,T13,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T18,T19 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
65848 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T11 |
131701 |
0 |
0 |
0 |
T12 |
53105 |
0 |
0 |
0 |
T13 |
133754 |
1380 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T18 |
5120 |
47 |
0 |
0 |
T19 |
1362 |
22 |
0 |
0 |
T21 |
131472 |
0 |
0 |
0 |
T22 |
0 |
24 |
0 |
0 |
T65 |
0 |
2002 |
0 |
0 |
T66 |
0 |
1021 |
0 |
0 |
T67 |
0 |
26 |
0 |
0 |
T68 |
0 |
229 |
0 |
0 |
T69 |
0 |
6 |
0 |
0 |
T70 |
0 |
30 |
0 |
0 |
T71 |
5168 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
12476886 |
0 |
0 |
T1 |
106329 |
102752 |
0 |
0 |
T3 |
50254 |
0 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
0 |
0 |
0 |
T6 |
10622 |
0 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
0 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T13 |
133754 |
128360 |
0 |
0 |
T14 |
0 |
126728 |
0 |
0 |
T18 |
0 |
5120 |
0 |
0 |
T19 |
0 |
1336 |
0 |
0 |
T21 |
0 |
125760 |
0 |
0 |
T22 |
0 |
2864 |
0 |
0 |
T62 |
0 |
76832 |
0 |
0 |
T63 |
0 |
69584 |
0 |
0 |
T64 |
0 |
1296 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
12476886 |
0 |
0 |
T1 |
106329 |
102752 |
0 |
0 |
T3 |
50254 |
0 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
0 |
0 |
0 |
T6 |
10622 |
0 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
0 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T13 |
133754 |
128360 |
0 |
0 |
T14 |
0 |
126728 |
0 |
0 |
T18 |
0 |
5120 |
0 |
0 |
T19 |
0 |
1336 |
0 |
0 |
T21 |
0 |
125760 |
0 |
0 |
T22 |
0 |
2864 |
0 |
0 |
T62 |
0 |
76832 |
0 |
0 |
T63 |
0 |
69584 |
0 |
0 |
T64 |
0 |
1296 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
12476886 |
0 |
0 |
T1 |
106329 |
102752 |
0 |
0 |
T3 |
50254 |
0 |
0 |
0 |
T4 |
38713 |
0 |
0 |
0 |
T5 |
48454 |
0 |
0 |
0 |
T6 |
10622 |
0 |
0 |
0 |
T7 |
578 |
0 |
0 |
0 |
T8 |
52014 |
0 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T13 |
133754 |
128360 |
0 |
0 |
T14 |
0 |
126728 |
0 |
0 |
T18 |
0 |
5120 |
0 |
0 |
T19 |
0 |
1336 |
0 |
0 |
T21 |
0 |
125760 |
0 |
0 |
T22 |
0 |
2864 |
0 |
0 |
T62 |
0 |
76832 |
0 |
0 |
T63 |
0 |
69584 |
0 |
0 |
T64 |
0 |
1296 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38104023 |
65848 |
0 |
0 |
T9 |
8684 |
0 |
0 |
0 |
T10 |
104979 |
0 |
0 |
0 |
T11 |
131701 |
0 |
0 |
0 |
T12 |
53105 |
0 |
0 |
0 |
T13 |
133754 |
1380 |
0 |
0 |
T14 |
136957 |
0 |
0 |
0 |
T18 |
5120 |
47 |
0 |
0 |
T19 |
1362 |
22 |
0 |
0 |
T21 |
131472 |
0 |
0 |
0 |
T22 |
0 |
24 |
0 |
0 |
T65 |
0 |
2002 |
0 |
0 |
T66 |
0 |
1021 |
0 |
0 |
T67 |
0 |
26 |
0 |
0 |
T68 |
0 |
229 |
0 |
0 |
T69 |
0 |
6 |
0 |
0 |
T70 |
0 |
30 |
0 |
0 |
T71 |
5168 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
488887 |
0 |
0 |
T3 |
60752 |
832 |
0 |
0 |
T4 |
82603 |
832 |
0 |
0 |
T5 |
56331 |
832 |
0 |
0 |
T6 |
67099 |
832 |
0 |
0 |
T7 |
5842 |
835 |
0 |
0 |
T8 |
115192 |
5773 |
0 |
0 |
T9 |
46282 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
1088 |
0 |
0 |
T13 |
273849 |
0 |
0 |
0 |
T15 |
2002 |
0 |
0 |
0 |
T16 |
1136 |
0 |
0 |
0 |
T17 |
0 |
412 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
488887 |
0 |
0 |
T3 |
60752 |
832 |
0 |
0 |
T4 |
82603 |
832 |
0 |
0 |
T5 |
56331 |
832 |
0 |
0 |
T6 |
67099 |
832 |
0 |
0 |
T7 |
5842 |
835 |
0 |
0 |
T8 |
115192 |
5773 |
0 |
0 |
T9 |
46282 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
1088 |
0 |
0 |
T13 |
273849 |
0 |
0 |
0 |
T15 |
2002 |
0 |
0 |
0 |
T16 |
1136 |
0 |
0 |
0 |
T17 |
0 |
412 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T17,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T17,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T17,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T17,T18,T36 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T17,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T17,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T17,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T17,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
80275 |
0 |
0 |
T9 |
46282 |
0 |
0 |
0 |
T10 |
741688 |
0 |
0 |
0 |
T11 |
267967 |
0 |
0 |
0 |
T12 |
65178 |
0 |
0 |
0 |
T13 |
273849 |
658 |
0 |
0 |
T14 |
105041 |
0 |
0 |
0 |
T17 |
3371 |
445 |
0 |
0 |
T18 |
0 |
151 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
1131 |
0 |
0 |
0 |
T22 |
0 |
49 |
0 |
0 |
T30 |
927 |
0 |
0 |
0 |
T36 |
0 |
426 |
0 |
0 |
T41 |
782 |
0 |
0 |
0 |
T65 |
0 |
795 |
0 |
0 |
T66 |
0 |
581 |
0 |
0 |
T67 |
0 |
40 |
0 |
0 |
T68 |
0 |
527 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
117488349 |
0 |
0 |
T1 |
60372 |
60272 |
0 |
0 |
T2 |
1654 |
1566 |
0 |
0 |
T3 |
60752 |
60696 |
0 |
0 |
T4 |
82603 |
82552 |
0 |
0 |
T5 |
56331 |
56268 |
0 |
0 |
T6 |
67099 |
67039 |
0 |
0 |
T7 |
5842 |
5750 |
0 |
0 |
T8 |
115192 |
115109 |
0 |
0 |
T15 |
2002 |
1915 |
0 |
0 |
T16 |
1136 |
1051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117551306 |
80275 |
0 |
0 |
T9 |
46282 |
0 |
0 |
0 |
T10 |
741688 |
0 |
0 |
0 |
T11 |
267967 |
0 |
0 |
0 |
T12 |
65178 |
0 |
0 |
0 |
T13 |
273849 |
658 |
0 |
0 |
T14 |
105041 |
0 |
0 |
0 |
T17 |
3371 |
445 |
0 |
0 |
T18 |
0 |
151 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
1131 |
0 |
0 |
0 |
T22 |
0 |
49 |
0 |
0 |
T30 |
927 |
0 |
0 |
0 |
T36 |
0 |
426 |
0 |
0 |
T41 |
782 |
0 |
0 |
0 |
T65 |
0 |
795 |
0 |
0 |
T66 |
0 |
581 |
0 |
0 |
T67 |
0 |
40 |
0 |
0 |
T68 |
0 |
527 |
0 |
0 |