Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T7 |
| 0 | 1 | Covered | T6,T10,T87 |
| 1 | 0 | Covered | T6,T10,T87 |
| 1 | 1 | Covered | T6,T10,T87 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T6,T10,T87 |
| 1 | 0 | Covered | T6,T10,T87 |
| 1 | 1 | Covered | T6,T10,T87 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
357079641 |
923 |
0 |
0 |
| T6 |
40498 |
7 |
0 |
0 |
| T8 |
127196 |
0 |
0 |
0 |
| T9 |
278244 |
0 |
0 |
0 |
| T10 |
31612 |
7 |
0 |
0 |
| T11 |
90706 |
0 |
0 |
0 |
| T12 |
1192192 |
0 |
0 |
0 |
| T15 |
12076 |
0 |
0 |
0 |
| T18 |
8982 |
0 |
0 |
0 |
| T19 |
3198 |
0 |
0 |
0 |
| T27 |
2896 |
0 |
0 |
0 |
| T82 |
0 |
25 |
0 |
0 |
| T87 |
0 |
9 |
0 |
0 |
| T88 |
0 |
15 |
0 |
0 |
| T89 |
0 |
4 |
0 |
0 |
| T98 |
0 |
7 |
0 |
0 |
| T99 |
0 |
10 |
0 |
0 |
| T106 |
0 |
7 |
0 |
0 |
| T154 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118884645 |
923 |
0 |
0 |
| T6 |
50982 |
7 |
0 |
0 |
| T8 |
27812 |
0 |
0 |
0 |
| T9 |
347598 |
0 |
0 |
0 |
| T10 |
24544 |
7 |
0 |
0 |
| T11 |
41708 |
0 |
0 |
0 |
| T12 |
235444 |
0 |
0 |
0 |
| T15 |
1558 |
0 |
0 |
0 |
| T23 |
144 |
0 |
0 |
0 |
| T36 |
140176 |
0 |
0 |
0 |
| T82 |
0 |
25 |
0 |
0 |
| T87 |
97328 |
9 |
0 |
0 |
| T88 |
0 |
15 |
0 |
0 |
| T89 |
0 |
4 |
0 |
0 |
| T98 |
0 |
7 |
0 |
0 |
| T99 |
0 |
10 |
0 |
0 |
| T106 |
0 |
7 |
0 |
0 |
| T154 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
| Conditions | 8 | 2 | 25.00 |
| Logical | 8 | 2 | 25.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T7 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119026547 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39628215 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T7 |
| 0 | 1 | Covered | T6,T10,T87 |
| 1 | 0 | Covered | T6,T10,T87 |
| 1 | 1 | Covered | T6,T10,T87 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T6,T10,T87 |
| 1 | 0 | Covered | T6,T10,T87 |
| 1 | 1 | Covered | T6,T10,T87 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119026547 |
365 |
0 |
0 |
| T6 |
20249 |
2 |
0 |
0 |
| T8 |
63598 |
0 |
0 |
0 |
| T9 |
139122 |
0 |
0 |
0 |
| T10 |
15806 |
2 |
0 |
0 |
| T11 |
45353 |
0 |
0 |
0 |
| T12 |
596096 |
0 |
0 |
0 |
| T15 |
6038 |
0 |
0 |
0 |
| T18 |
4491 |
0 |
0 |
0 |
| T19 |
1599 |
0 |
0 |
0 |
| T27 |
1448 |
0 |
0 |
0 |
| T82 |
0 |
13 |
0 |
0 |
| T87 |
0 |
5 |
0 |
0 |
| T88 |
0 |
8 |
0 |
0 |
| T89 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
5 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T154 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39628215 |
365 |
0 |
0 |
| T6 |
25491 |
2 |
0 |
0 |
| T8 |
13906 |
0 |
0 |
0 |
| T9 |
173799 |
0 |
0 |
0 |
| T10 |
12272 |
2 |
0 |
0 |
| T11 |
20854 |
0 |
0 |
0 |
| T12 |
117722 |
0 |
0 |
0 |
| T15 |
779 |
0 |
0 |
0 |
| T23 |
72 |
0 |
0 |
0 |
| T36 |
70088 |
0 |
0 |
0 |
| T82 |
0 |
13 |
0 |
0 |
| T87 |
48664 |
5 |
0 |
0 |
| T88 |
0 |
8 |
0 |
0 |
| T89 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
5 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T154 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T7 |
| 0 | 1 | Covered | T6,T10,T87 |
| 1 | 0 | Covered | T6,T10,T87 |
| 1 | 1 | Covered | T6,T10,T87 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T6,T10,T87 |
| 1 | 0 | Covered | T6,T10,T87 |
| 1 | 1 | Covered | T6,T10,T87 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119026547 |
558 |
0 |
0 |
| T6 |
20249 |
5 |
0 |
0 |
| T8 |
63598 |
0 |
0 |
0 |
| T9 |
139122 |
0 |
0 |
0 |
| T10 |
15806 |
5 |
0 |
0 |
| T11 |
45353 |
0 |
0 |
0 |
| T12 |
596096 |
0 |
0 |
0 |
| T15 |
6038 |
0 |
0 |
0 |
| T18 |
4491 |
0 |
0 |
0 |
| T19 |
1599 |
0 |
0 |
0 |
| T27 |
1448 |
0 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T87 |
0 |
4 |
0 |
0 |
| T88 |
0 |
7 |
0 |
0 |
| T89 |
0 |
2 |
0 |
0 |
| T98 |
0 |
5 |
0 |
0 |
| T99 |
0 |
5 |
0 |
0 |
| T106 |
0 |
5 |
0 |
0 |
| T154 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39628215 |
558 |
0 |
0 |
| T6 |
25491 |
5 |
0 |
0 |
| T8 |
13906 |
0 |
0 |
0 |
| T9 |
173799 |
0 |
0 |
0 |
| T10 |
12272 |
5 |
0 |
0 |
| T11 |
20854 |
0 |
0 |
0 |
| T12 |
117722 |
0 |
0 |
0 |
| T15 |
779 |
0 |
0 |
0 |
| T23 |
72 |
0 |
0 |
0 |
| T36 |
70088 |
0 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T87 |
48664 |
4 |
0 |
0 |
| T88 |
0 |
7 |
0 |
0 |
| T89 |
0 |
2 |
0 |
0 |
| T98 |
0 |
5 |
0 |
0 |
| T99 |
0 |
5 |
0 |
0 |
| T106 |
0 |
5 |
0 |
0 |
| T154 |
0 |
5 |
0 |
0 |