Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T2,T3,T7 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
5561082 |
0 |
0 |
T2 |
112944 |
11962 |
0 |
0 |
T3 |
35360 |
0 |
0 |
0 |
T4 |
35542 |
18 |
0 |
0 |
T5 |
138286 |
8810 |
0 |
0 |
T6 |
25491 |
24382 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
0 |
58872 |
0 |
0 |
T10 |
0 |
11027 |
0 |
0 |
T12 |
0 |
30446 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
T36 |
0 |
37852 |
0 |
0 |
T67 |
0 |
914 |
0 |
0 |
T87 |
0 |
9447 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
25666802 |
0 |
0 |
T2 |
112944 |
112284 |
0 |
0 |
T3 |
35360 |
35360 |
0 |
0 |
T4 |
35542 |
34816 |
0 |
0 |
T5 |
138286 |
137948 |
0 |
0 |
T6 |
25491 |
25491 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
13536 |
0 |
0 |
T9 |
0 |
173456 |
0 |
0 |
T10 |
0 |
12272 |
0 |
0 |
T11 |
0 |
20368 |
0 |
0 |
T12 |
0 |
117722 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
25666802 |
0 |
0 |
T2 |
112944 |
112284 |
0 |
0 |
T3 |
35360 |
35360 |
0 |
0 |
T4 |
35542 |
34816 |
0 |
0 |
T5 |
138286 |
137948 |
0 |
0 |
T6 |
25491 |
25491 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
13536 |
0 |
0 |
T9 |
0 |
173456 |
0 |
0 |
T10 |
0 |
12272 |
0 |
0 |
T11 |
0 |
20368 |
0 |
0 |
T12 |
0 |
117722 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
25666802 |
0 |
0 |
T2 |
112944 |
112284 |
0 |
0 |
T3 |
35360 |
35360 |
0 |
0 |
T4 |
35542 |
34816 |
0 |
0 |
T5 |
138286 |
137948 |
0 |
0 |
T6 |
25491 |
25491 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
13536 |
0 |
0 |
T9 |
0 |
173456 |
0 |
0 |
T10 |
0 |
12272 |
0 |
0 |
T11 |
0 |
20368 |
0 |
0 |
T12 |
0 |
117722 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
5561082 |
0 |
0 |
T2 |
112944 |
11962 |
0 |
0 |
T3 |
35360 |
0 |
0 |
0 |
T4 |
35542 |
18 |
0 |
0 |
T5 |
138286 |
8810 |
0 |
0 |
T6 |
25491 |
24382 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
0 |
58872 |
0 |
0 |
T10 |
0 |
11027 |
0 |
0 |
T12 |
0 |
30446 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
T36 |
0 |
37852 |
0 |
0 |
T67 |
0 |
914 |
0 |
0 |
T87 |
0 |
9447 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T2,T3,T7 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
5867905 |
0 |
0 |
T2 |
112944 |
12340 |
0 |
0 |
T3 |
35360 |
0 |
0 |
0 |
T4 |
35542 |
16 |
0 |
0 |
T5 |
138286 |
10052 |
0 |
0 |
T6 |
25491 |
25171 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
0 |
61712 |
0 |
0 |
T10 |
0 |
12016 |
0 |
0 |
T12 |
0 |
32464 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
T36 |
0 |
39064 |
0 |
0 |
T67 |
0 |
1040 |
0 |
0 |
T87 |
0 |
10772 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
25666802 |
0 |
0 |
T2 |
112944 |
112284 |
0 |
0 |
T3 |
35360 |
35360 |
0 |
0 |
T4 |
35542 |
34816 |
0 |
0 |
T5 |
138286 |
137948 |
0 |
0 |
T6 |
25491 |
25491 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
13536 |
0 |
0 |
T9 |
0 |
173456 |
0 |
0 |
T10 |
0 |
12272 |
0 |
0 |
T11 |
0 |
20368 |
0 |
0 |
T12 |
0 |
117722 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
25666802 |
0 |
0 |
T2 |
112944 |
112284 |
0 |
0 |
T3 |
35360 |
35360 |
0 |
0 |
T4 |
35542 |
34816 |
0 |
0 |
T5 |
138286 |
137948 |
0 |
0 |
T6 |
25491 |
25491 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
13536 |
0 |
0 |
T9 |
0 |
173456 |
0 |
0 |
T10 |
0 |
12272 |
0 |
0 |
T11 |
0 |
20368 |
0 |
0 |
T12 |
0 |
117722 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
25666802 |
0 |
0 |
T2 |
112944 |
112284 |
0 |
0 |
T3 |
35360 |
35360 |
0 |
0 |
T4 |
35542 |
34816 |
0 |
0 |
T5 |
138286 |
137948 |
0 |
0 |
T6 |
25491 |
25491 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
13536 |
0 |
0 |
T9 |
0 |
173456 |
0 |
0 |
T10 |
0 |
12272 |
0 |
0 |
T11 |
0 |
20368 |
0 |
0 |
T12 |
0 |
117722 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
5867905 |
0 |
0 |
T2 |
112944 |
12340 |
0 |
0 |
T3 |
35360 |
0 |
0 |
0 |
T4 |
35542 |
16 |
0 |
0 |
T5 |
138286 |
10052 |
0 |
0 |
T6 |
25491 |
25171 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
0 |
61712 |
0 |
0 |
T10 |
0 |
12016 |
0 |
0 |
T12 |
0 |
32464 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
T36 |
0 |
39064 |
0 |
0 |
T67 |
0 |
1040 |
0 |
0 |
T87 |
0 |
10772 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T7 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
25666802 |
0 |
0 |
T2 |
112944 |
112284 |
0 |
0 |
T3 |
35360 |
35360 |
0 |
0 |
T4 |
35542 |
34816 |
0 |
0 |
T5 |
138286 |
137948 |
0 |
0 |
T6 |
25491 |
25491 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
13536 |
0 |
0 |
T9 |
0 |
173456 |
0 |
0 |
T10 |
0 |
12272 |
0 |
0 |
T11 |
0 |
20368 |
0 |
0 |
T12 |
0 |
117722 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
25666802 |
0 |
0 |
T2 |
112944 |
112284 |
0 |
0 |
T3 |
35360 |
35360 |
0 |
0 |
T4 |
35542 |
34816 |
0 |
0 |
T5 |
138286 |
137948 |
0 |
0 |
T6 |
25491 |
25491 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
13536 |
0 |
0 |
T9 |
0 |
173456 |
0 |
0 |
T10 |
0 |
12272 |
0 |
0 |
T11 |
0 |
20368 |
0 |
0 |
T12 |
0 |
117722 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
25666802 |
0 |
0 |
T2 |
112944 |
112284 |
0 |
0 |
T3 |
35360 |
35360 |
0 |
0 |
T4 |
35542 |
34816 |
0 |
0 |
T5 |
138286 |
137948 |
0 |
0 |
T6 |
25491 |
25491 |
0 |
0 |
T7 |
135114 |
0 |
0 |
0 |
T8 |
13906 |
13536 |
0 |
0 |
T9 |
0 |
173456 |
0 |
0 |
T10 |
0 |
12272 |
0 |
0 |
T11 |
0 |
20368 |
0 |
0 |
T12 |
0 |
117722 |
0 |
0 |
T13 |
162815 |
0 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T13,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T13,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T13,T16,T17 |
1 | 0 | 1 | Covered | T13,T16,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T16,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T16,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T16,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T16,T17 |
1 | 0 | Covered | T13,T16,T17 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T16,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T13,T14 |
0 |
0 |
Covered |
T7,T13,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T16,T17 |
0 |
Covered |
T2,T3,T7 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
2157930 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T11 |
20854 |
0 |
0 |
0 |
T13 |
162815 |
60936 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
T16 |
0 |
86365 |
0 |
0 |
T17 |
0 |
54614 |
0 |
0 |
T55 |
0 |
278 |
0 |
0 |
T57 |
0 |
996 |
0 |
0 |
T58 |
0 |
4161 |
0 |
0 |
T59 |
0 |
2161 |
0 |
0 |
T60 |
0 |
27727 |
0 |
0 |
T61 |
0 |
660 |
0 |
0 |
T62 |
0 |
2158 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
13383242 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T7 |
135114 |
123664 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T13 |
162815 |
152168 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T15 |
779 |
432 |
0 |
0 |
T16 |
0 |
455080 |
0 |
0 |
T17 |
0 |
262840 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T54 |
0 |
144 |
0 |
0 |
T55 |
0 |
464 |
0 |
0 |
T56 |
0 |
576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
13383242 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T7 |
135114 |
123664 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T13 |
162815 |
152168 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T15 |
779 |
432 |
0 |
0 |
T16 |
0 |
455080 |
0 |
0 |
T17 |
0 |
262840 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T54 |
0 |
144 |
0 |
0 |
T55 |
0 |
464 |
0 |
0 |
T56 |
0 |
576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
13383242 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T7 |
135114 |
123664 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T13 |
162815 |
152168 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T15 |
779 |
432 |
0 |
0 |
T16 |
0 |
455080 |
0 |
0 |
T17 |
0 |
262840 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T54 |
0 |
144 |
0 |
0 |
T55 |
0 |
464 |
0 |
0 |
T56 |
0 |
576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
2157930 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T11 |
20854 |
0 |
0 |
0 |
T13 |
162815 |
60936 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
T16 |
0 |
86365 |
0 |
0 |
T17 |
0 |
54614 |
0 |
0 |
T55 |
0 |
278 |
0 |
0 |
T57 |
0 |
996 |
0 |
0 |
T58 |
0 |
4161 |
0 |
0 |
T59 |
0 |
2161 |
0 |
0 |
T60 |
0 |
27727 |
0 |
0 |
T61 |
0 |
660 |
0 |
0 |
T62 |
0 |
2158 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T13,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T13,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T16,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T16,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T16,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T13,T14 |
0 |
0 |
Covered |
T7,T13,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T16,T17 |
0 |
Covered |
T2,T3,T7 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
69318 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T11 |
20854 |
0 |
0 |
0 |
T13 |
162815 |
1967 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
T16 |
0 |
2775 |
0 |
0 |
T17 |
0 |
1755 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T57 |
0 |
32 |
0 |
0 |
T58 |
0 |
133 |
0 |
0 |
T59 |
0 |
71 |
0 |
0 |
T60 |
0 |
889 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
70 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
13383242 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T7 |
135114 |
123664 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T13 |
162815 |
152168 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T15 |
779 |
432 |
0 |
0 |
T16 |
0 |
455080 |
0 |
0 |
T17 |
0 |
262840 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T54 |
0 |
144 |
0 |
0 |
T55 |
0 |
464 |
0 |
0 |
T56 |
0 |
576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
13383242 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T7 |
135114 |
123664 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T13 |
162815 |
152168 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T15 |
779 |
432 |
0 |
0 |
T16 |
0 |
455080 |
0 |
0 |
T17 |
0 |
262840 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T54 |
0 |
144 |
0 |
0 |
T55 |
0 |
464 |
0 |
0 |
T56 |
0 |
576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
13383242 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T7 |
135114 |
123664 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T13 |
162815 |
152168 |
0 |
0 |
T14 |
360 |
360 |
0 |
0 |
T15 |
779 |
432 |
0 |
0 |
T16 |
0 |
455080 |
0 |
0 |
T17 |
0 |
262840 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T54 |
0 |
144 |
0 |
0 |
T55 |
0 |
464 |
0 |
0 |
T56 |
0 |
576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39628215 |
69318 |
0 |
0 |
T4 |
35542 |
0 |
0 |
0 |
T5 |
138286 |
0 |
0 |
0 |
T6 |
25491 |
0 |
0 |
0 |
T8 |
13906 |
0 |
0 |
0 |
T9 |
173799 |
0 |
0 |
0 |
T10 |
12272 |
0 |
0 |
0 |
T11 |
20854 |
0 |
0 |
0 |
T13 |
162815 |
1967 |
0 |
0 |
T14 |
360 |
0 |
0 |
0 |
T15 |
779 |
0 |
0 |
0 |
T16 |
0 |
2775 |
0 |
0 |
T17 |
0 |
1755 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T57 |
0 |
32 |
0 |
0 |
T58 |
0 |
133 |
0 |
0 |
T59 |
0 |
71 |
0 |
0 |
T60 |
0 |
889 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T62 |
0 |
70 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
510335 |
0 |
0 |
T1 |
1743 |
100 |
0 |
0 |
T2 |
47717 |
833 |
0 |
0 |
T3 |
20920 |
2480 |
0 |
0 |
T4 |
111113 |
832 |
0 |
0 |
T5 |
111096 |
832 |
0 |
0 |
T6 |
20249 |
832 |
0 |
0 |
T7 |
531049 |
0 |
0 |
0 |
T8 |
63598 |
832 |
0 |
0 |
T9 |
0 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
115503 |
0 |
0 |
0 |
T14 |
4110 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
510335 |
0 |
0 |
T1 |
1743 |
100 |
0 |
0 |
T2 |
47717 |
833 |
0 |
0 |
T3 |
20920 |
2480 |
0 |
0 |
T4 |
111113 |
832 |
0 |
0 |
T5 |
111096 |
832 |
0 |
0 |
T6 |
20249 |
832 |
0 |
0 |
T7 |
531049 |
0 |
0 |
0 |
T8 |
63598 |
832 |
0 |
0 |
T9 |
0 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
115503 |
0 |
0 |
0 |
T14 |
4110 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T13,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T13,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T55,T57 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T13,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T13,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T13,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T13,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
74519 |
0 |
0 |
T1 |
1743 |
100 |
0 |
0 |
T2 |
47717 |
0 |
0 |
0 |
T3 |
20920 |
0 |
0 |
0 |
T4 |
111113 |
0 |
0 |
0 |
T5 |
111096 |
0 |
0 |
0 |
T6 |
20249 |
0 |
0 |
0 |
T7 |
531049 |
0 |
0 |
0 |
T8 |
63598 |
0 |
0 |
0 |
T13 |
115503 |
1231 |
0 |
0 |
T14 |
4110 |
0 |
0 |
0 |
T16 |
0 |
1236 |
0 |
0 |
T17 |
0 |
1569 |
0 |
0 |
T30 |
0 |
100 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T57 |
0 |
22 |
0 |
0 |
T58 |
0 |
188 |
0 |
0 |
T59 |
0 |
25 |
0 |
0 |
T60 |
0 |
486 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
118963569 |
0 |
0 |
T1 |
1743 |
1647 |
0 |
0 |
T2 |
47717 |
47658 |
0 |
0 |
T3 |
20920 |
20863 |
0 |
0 |
T4 |
111113 |
111039 |
0 |
0 |
T5 |
111096 |
111088 |
0 |
0 |
T6 |
20249 |
20169 |
0 |
0 |
T7 |
531049 |
530969 |
0 |
0 |
T8 |
63598 |
63518 |
0 |
0 |
T13 |
115503 |
115494 |
0 |
0 |
T14 |
4110 |
4022 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119026547 |
74519 |
0 |
0 |
T1 |
1743 |
100 |
0 |
0 |
T2 |
47717 |
0 |
0 |
0 |
T3 |
20920 |
0 |
0 |
0 |
T4 |
111113 |
0 |
0 |
0 |
T5 |
111096 |
0 |
0 |
0 |
T6 |
20249 |
0 |
0 |
0 |
T7 |
531049 |
0 |
0 |
0 |
T8 |
63598 |
0 |
0 |
0 |
T13 |
115503 |
1231 |
0 |
0 |
T14 |
4110 |
0 |
0 |
0 |
T16 |
0 |
1236 |
0 |
0 |
T17 |
0 |
1569 |
0 |
0 |
T30 |
0 |
100 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T57 |
0 |
22 |
0 |
0 |
T58 |
0 |
188 |
0 |
0 |
T59 |
0 |
25 |
0 |
0 |
T60 |
0 |
486 |
0 |
0 |