Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | Covered | T5,T9,T10 |
| 1 | 1 | Covered | T5,T9,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | Covered | T5,T9,T10 |
| 1 | 1 | Covered | T5,T9,T10 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
392490111 |
783 |
0 |
0 |
| T5 |
32608 |
7 |
0 |
0 |
| T8 |
445364 |
0 |
0 |
0 |
| T9 |
643148 |
18 |
0 |
0 |
| T10 |
52982 |
7 |
0 |
0 |
| T11 |
45330 |
0 |
0 |
0 |
| T12 |
33582 |
7 |
0 |
0 |
| T13 |
506352 |
0 |
0 |
0 |
| T14 |
1854 |
0 |
0 |
0 |
| T15 |
757064 |
0 |
0 |
0 |
| T33 |
2206 |
0 |
0 |
0 |
| T67 |
0 |
7 |
0 |
0 |
| T90 |
0 |
7 |
0 |
0 |
| T91 |
0 |
3 |
0 |
0 |
| T95 |
0 |
27 |
0 |
0 |
| T165 |
0 |
7 |
0 |
0 |
| T166 |
0 |
11 |
0 |
0 |
| T167 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115250667 |
783 |
0 |
0 |
| T5 |
24884 |
7 |
0 |
0 |
| T8 |
71712 |
0 |
0 |
0 |
| T9 |
212198 |
18 |
0 |
0 |
| T10 |
33730 |
7 |
0 |
0 |
| T11 |
10498 |
0 |
0 |
0 |
| T12 |
27242 |
7 |
0 |
0 |
| T13 |
1392892 |
0 |
0 |
0 |
| T15 |
601450 |
0 |
0 |
0 |
| T66 |
208068 |
0 |
0 |
0 |
| T67 |
43352 |
7 |
0 |
0 |
| T90 |
0 |
7 |
0 |
0 |
| T91 |
0 |
3 |
0 |
0 |
| T95 |
0 |
27 |
0 |
0 |
| T165 |
0 |
7 |
0 |
0 |
| T166 |
0 |
11 |
0 |
0 |
| T167 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
| Conditions | 8 | 2 | 25.00 |
| Logical | 8 | 2 | 25.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
130830037 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38416889 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | Covered | T5,T9,T10 |
| 1 | 1 | Covered | T5,T9,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | Covered | T5,T9,T10 |
| 1 | 1 | Covered | T5,T9,T10 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
130830037 |
305 |
0 |
0 |
| T5 |
16304 |
2 |
0 |
0 |
| T8 |
222682 |
0 |
0 |
0 |
| T9 |
321574 |
9 |
0 |
0 |
| T10 |
26491 |
2 |
0 |
0 |
| T11 |
22665 |
0 |
0 |
0 |
| T12 |
16791 |
2 |
0 |
0 |
| T13 |
253176 |
0 |
0 |
0 |
| T14 |
927 |
0 |
0 |
0 |
| T15 |
378532 |
0 |
0 |
0 |
| T33 |
1103 |
0 |
0 |
0 |
| T67 |
0 |
2 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T95 |
0 |
14 |
0 |
0 |
| T165 |
0 |
2 |
0 |
0 |
| T166 |
0 |
6 |
0 |
0 |
| T167 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38416889 |
305 |
0 |
0 |
| T5 |
12442 |
2 |
0 |
0 |
| T8 |
35856 |
0 |
0 |
0 |
| T9 |
106099 |
9 |
0 |
0 |
| T10 |
16865 |
2 |
0 |
0 |
| T11 |
5249 |
0 |
0 |
0 |
| T12 |
13621 |
2 |
0 |
0 |
| T13 |
696446 |
0 |
0 |
0 |
| T15 |
300725 |
0 |
0 |
0 |
| T66 |
104034 |
0 |
0 |
0 |
| T67 |
21676 |
2 |
0 |
0 |
| T91 |
0 |
2 |
0 |
0 |
| T95 |
0 |
14 |
0 |
0 |
| T165 |
0 |
2 |
0 |
0 |
| T166 |
0 |
6 |
0 |
0 |
| T167 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | Covered | T5,T9,T10 |
| 1 | 1 | Covered | T5,T9,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | Covered | T5,T9,T10 |
| 1 | 1 | Covered | T5,T9,T10 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
130830037 |
478 |
0 |
0 |
| T5 |
16304 |
5 |
0 |
0 |
| T8 |
222682 |
0 |
0 |
0 |
| T9 |
321574 |
9 |
0 |
0 |
| T10 |
26491 |
5 |
0 |
0 |
| T11 |
22665 |
0 |
0 |
0 |
| T12 |
16791 |
5 |
0 |
0 |
| T13 |
253176 |
0 |
0 |
0 |
| T14 |
927 |
0 |
0 |
0 |
| T15 |
378532 |
0 |
0 |
0 |
| T33 |
1103 |
0 |
0 |
0 |
| T67 |
0 |
5 |
0 |
0 |
| T90 |
0 |
7 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T95 |
0 |
13 |
0 |
0 |
| T165 |
0 |
5 |
0 |
0 |
| T166 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38416889 |
478 |
0 |
0 |
| T5 |
12442 |
5 |
0 |
0 |
| T8 |
35856 |
0 |
0 |
0 |
| T9 |
106099 |
9 |
0 |
0 |
| T10 |
16865 |
5 |
0 |
0 |
| T11 |
5249 |
0 |
0 |
0 |
| T12 |
13621 |
5 |
0 |
0 |
| T13 |
696446 |
0 |
0 |
0 |
| T15 |
300725 |
0 |
0 |
0 |
| T66 |
104034 |
0 |
0 |
0 |
| T67 |
21676 |
5 |
0 |
0 |
| T90 |
0 |
7 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T95 |
0 |
13 |
0 |
0 |
| T165 |
0 |
5 |
0 |
0 |
| T166 |
0 |
5 |
0 |
0 |