Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
5194673 |
0 |
0 |
T3 |
338455 |
90085 |
0 |
0 |
T4 |
2972 |
2446 |
0 |
0 |
T5 |
12442 |
11269 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
34676 |
0 |
0 |
T9 |
106099 |
54467 |
0 |
0 |
T10 |
16865 |
15291 |
0 |
0 |
T11 |
5249 |
688 |
0 |
0 |
T12 |
13621 |
12389 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
T67 |
0 |
20292 |
0 |
0 |
T72 |
0 |
3850 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
24476031 |
0 |
0 |
T2 |
103944 |
103392 |
0 |
0 |
T3 |
338455 |
338016 |
0 |
0 |
T4 |
2972 |
2972 |
0 |
0 |
T5 |
12442 |
12442 |
0 |
0 |
T6 |
15348 |
15248 |
0 |
0 |
T8 |
35856 |
35856 |
0 |
0 |
T9 |
106099 |
105890 |
0 |
0 |
T10 |
16865 |
16568 |
0 |
0 |
T11 |
5249 |
4972 |
0 |
0 |
T12 |
0 |
13621 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
24476031 |
0 |
0 |
T2 |
103944 |
103392 |
0 |
0 |
T3 |
338455 |
338016 |
0 |
0 |
T4 |
2972 |
2972 |
0 |
0 |
T5 |
12442 |
12442 |
0 |
0 |
T6 |
15348 |
15248 |
0 |
0 |
T8 |
35856 |
35856 |
0 |
0 |
T9 |
106099 |
105890 |
0 |
0 |
T10 |
16865 |
16568 |
0 |
0 |
T11 |
5249 |
4972 |
0 |
0 |
T12 |
0 |
13621 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
24476031 |
0 |
0 |
T2 |
103944 |
103392 |
0 |
0 |
T3 |
338455 |
338016 |
0 |
0 |
T4 |
2972 |
2972 |
0 |
0 |
T5 |
12442 |
12442 |
0 |
0 |
T6 |
15348 |
15248 |
0 |
0 |
T8 |
35856 |
35856 |
0 |
0 |
T9 |
106099 |
105890 |
0 |
0 |
T10 |
16865 |
16568 |
0 |
0 |
T11 |
5249 |
4972 |
0 |
0 |
T12 |
0 |
13621 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
5194673 |
0 |
0 |
T3 |
338455 |
90085 |
0 |
0 |
T4 |
2972 |
2446 |
0 |
0 |
T5 |
12442 |
11269 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
34676 |
0 |
0 |
T9 |
106099 |
54467 |
0 |
0 |
T10 |
16865 |
15291 |
0 |
0 |
T11 |
5249 |
688 |
0 |
0 |
T12 |
13621 |
12389 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
T67 |
0 |
20292 |
0 |
0 |
T72 |
0 |
3850 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
5484484 |
0 |
0 |
T3 |
338455 |
92976 |
0 |
0 |
T4 |
2972 |
2716 |
0 |
0 |
T5 |
12442 |
12138 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
35792 |
0 |
0 |
T9 |
106099 |
57138 |
0 |
0 |
T10 |
16865 |
16280 |
0 |
0 |
T11 |
5249 |
780 |
0 |
0 |
T12 |
13621 |
13333 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
T67 |
0 |
21120 |
0 |
0 |
T72 |
0 |
4102 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
24476031 |
0 |
0 |
T2 |
103944 |
103392 |
0 |
0 |
T3 |
338455 |
338016 |
0 |
0 |
T4 |
2972 |
2972 |
0 |
0 |
T5 |
12442 |
12442 |
0 |
0 |
T6 |
15348 |
15248 |
0 |
0 |
T8 |
35856 |
35856 |
0 |
0 |
T9 |
106099 |
105890 |
0 |
0 |
T10 |
16865 |
16568 |
0 |
0 |
T11 |
5249 |
4972 |
0 |
0 |
T12 |
0 |
13621 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
24476031 |
0 |
0 |
T2 |
103944 |
103392 |
0 |
0 |
T3 |
338455 |
338016 |
0 |
0 |
T4 |
2972 |
2972 |
0 |
0 |
T5 |
12442 |
12442 |
0 |
0 |
T6 |
15348 |
15248 |
0 |
0 |
T8 |
35856 |
35856 |
0 |
0 |
T9 |
106099 |
105890 |
0 |
0 |
T10 |
16865 |
16568 |
0 |
0 |
T11 |
5249 |
4972 |
0 |
0 |
T12 |
0 |
13621 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
24476031 |
0 |
0 |
T2 |
103944 |
103392 |
0 |
0 |
T3 |
338455 |
338016 |
0 |
0 |
T4 |
2972 |
2972 |
0 |
0 |
T5 |
12442 |
12442 |
0 |
0 |
T6 |
15348 |
15248 |
0 |
0 |
T8 |
35856 |
35856 |
0 |
0 |
T9 |
106099 |
105890 |
0 |
0 |
T10 |
16865 |
16568 |
0 |
0 |
T11 |
5249 |
4972 |
0 |
0 |
T12 |
0 |
13621 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
5484484 |
0 |
0 |
T3 |
338455 |
92976 |
0 |
0 |
T4 |
2972 |
2716 |
0 |
0 |
T5 |
12442 |
12138 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
35792 |
0 |
0 |
T9 |
106099 |
57138 |
0 |
0 |
T10 |
16865 |
16280 |
0 |
0 |
T11 |
5249 |
780 |
0 |
0 |
T12 |
13621 |
13333 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
T67 |
0 |
21120 |
0 |
0 |
T72 |
0 |
4102 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
24476031 |
0 |
0 |
T2 |
103944 |
103392 |
0 |
0 |
T3 |
338455 |
338016 |
0 |
0 |
T4 |
2972 |
2972 |
0 |
0 |
T5 |
12442 |
12442 |
0 |
0 |
T6 |
15348 |
15248 |
0 |
0 |
T8 |
35856 |
35856 |
0 |
0 |
T9 |
106099 |
105890 |
0 |
0 |
T10 |
16865 |
16568 |
0 |
0 |
T11 |
5249 |
4972 |
0 |
0 |
T12 |
0 |
13621 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
24476031 |
0 |
0 |
T2 |
103944 |
103392 |
0 |
0 |
T3 |
338455 |
338016 |
0 |
0 |
T4 |
2972 |
2972 |
0 |
0 |
T5 |
12442 |
12442 |
0 |
0 |
T6 |
15348 |
15248 |
0 |
0 |
T8 |
35856 |
35856 |
0 |
0 |
T9 |
106099 |
105890 |
0 |
0 |
T10 |
16865 |
16568 |
0 |
0 |
T11 |
5249 |
4972 |
0 |
0 |
T12 |
0 |
13621 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
24476031 |
0 |
0 |
T2 |
103944 |
103392 |
0 |
0 |
T3 |
338455 |
338016 |
0 |
0 |
T4 |
2972 |
2972 |
0 |
0 |
T5 |
12442 |
12442 |
0 |
0 |
T6 |
15348 |
15248 |
0 |
0 |
T8 |
35856 |
35856 |
0 |
0 |
T9 |
106099 |
105890 |
0 |
0 |
T10 |
16865 |
16568 |
0 |
0 |
T11 |
5249 |
4972 |
0 |
0 |
T12 |
0 |
13621 |
0 |
0 |
T13 |
696446 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T13,T15 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T15 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T13,T15 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T13,T15,T16 |
1 | 0 | 1 | Covered | T13,T15,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T15,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T15,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T16 |
1 | 0 | Covered | T13,T15,T16 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T15,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T13,T15 |
0 |
0 |
Covered |
T1,T13,T15 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T15,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
2165934 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T11 |
5249 |
0 |
0 |
0 |
T12 |
13621 |
0 |
0 |
0 |
T13 |
696446 |
70199 |
0 |
0 |
T15 |
300725 |
59044 |
0 |
0 |
T16 |
0 |
13809 |
0 |
0 |
T17 |
216 |
0 |
0 |
0 |
T18 |
576 |
0 |
0 |
0 |
T19 |
0 |
32255 |
0 |
0 |
T20 |
0 |
35190 |
0 |
0 |
T64 |
0 |
1391 |
0 |
0 |
T65 |
0 |
2413 |
0 |
0 |
T66 |
104034 |
0 |
0 |
0 |
T67 |
21676 |
0 |
0 |
0 |
T68 |
23228 |
0 |
0 |
0 |
T69 |
0 |
449 |
0 |
0 |
T70 |
0 |
843 |
0 |
0 |
T71 |
0 |
1661 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
13341758 |
0 |
0 |
T1 |
87211 |
84488 |
0 |
0 |
T2 |
103944 |
0 |
0 |
0 |
T3 |
338455 |
0 |
0 |
0 |
T4 |
2972 |
0 |
0 |
0 |
T5 |
12442 |
0 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
0 |
0 |
0 |
T9 |
106099 |
0 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T13 |
696446 |
689454 |
0 |
0 |
T15 |
0 |
292880 |
0 |
0 |
T16 |
0 |
80296 |
0 |
0 |
T17 |
0 |
216 |
0 |
0 |
T18 |
0 |
576 |
0 |
0 |
T19 |
0 |
75616 |
0 |
0 |
T20 |
0 |
88152 |
0 |
0 |
T21 |
0 |
648 |
0 |
0 |
T22 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
13341758 |
0 |
0 |
T1 |
87211 |
84488 |
0 |
0 |
T2 |
103944 |
0 |
0 |
0 |
T3 |
338455 |
0 |
0 |
0 |
T4 |
2972 |
0 |
0 |
0 |
T5 |
12442 |
0 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
0 |
0 |
0 |
T9 |
106099 |
0 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T13 |
696446 |
689454 |
0 |
0 |
T15 |
0 |
292880 |
0 |
0 |
T16 |
0 |
80296 |
0 |
0 |
T17 |
0 |
216 |
0 |
0 |
T18 |
0 |
576 |
0 |
0 |
T19 |
0 |
75616 |
0 |
0 |
T20 |
0 |
88152 |
0 |
0 |
T21 |
0 |
648 |
0 |
0 |
T22 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
13341758 |
0 |
0 |
T1 |
87211 |
84488 |
0 |
0 |
T2 |
103944 |
0 |
0 |
0 |
T3 |
338455 |
0 |
0 |
0 |
T4 |
2972 |
0 |
0 |
0 |
T5 |
12442 |
0 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
0 |
0 |
0 |
T9 |
106099 |
0 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T13 |
696446 |
689454 |
0 |
0 |
T15 |
0 |
292880 |
0 |
0 |
T16 |
0 |
80296 |
0 |
0 |
T17 |
0 |
216 |
0 |
0 |
T18 |
0 |
576 |
0 |
0 |
T19 |
0 |
75616 |
0 |
0 |
T20 |
0 |
88152 |
0 |
0 |
T21 |
0 |
648 |
0 |
0 |
T22 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
2165934 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T11 |
5249 |
0 |
0 |
0 |
T12 |
13621 |
0 |
0 |
0 |
T13 |
696446 |
70199 |
0 |
0 |
T15 |
300725 |
59044 |
0 |
0 |
T16 |
0 |
13809 |
0 |
0 |
T17 |
216 |
0 |
0 |
0 |
T18 |
576 |
0 |
0 |
0 |
T19 |
0 |
32255 |
0 |
0 |
T20 |
0 |
35190 |
0 |
0 |
T64 |
0 |
1391 |
0 |
0 |
T65 |
0 |
2413 |
0 |
0 |
T66 |
104034 |
0 |
0 |
0 |
T67 |
21676 |
0 |
0 |
0 |
T68 |
23228 |
0 |
0 |
0 |
T69 |
0 |
449 |
0 |
0 |
T70 |
0 |
843 |
0 |
0 |
T71 |
0 |
1661 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T13,T15 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T15 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T13,T15 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T15,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T15,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T13,T15 |
0 |
0 |
Covered |
T1,T13,T15 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T15,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
69593 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T11 |
5249 |
0 |
0 |
0 |
T12 |
13621 |
0 |
0 |
0 |
T13 |
696446 |
2250 |
0 |
0 |
T15 |
300725 |
1893 |
0 |
0 |
T16 |
0 |
440 |
0 |
0 |
T17 |
216 |
0 |
0 |
0 |
T18 |
576 |
0 |
0 |
0 |
T19 |
0 |
1038 |
0 |
0 |
T20 |
0 |
1128 |
0 |
0 |
T64 |
0 |
44 |
0 |
0 |
T65 |
0 |
77 |
0 |
0 |
T66 |
104034 |
0 |
0 |
0 |
T67 |
21676 |
0 |
0 |
0 |
T68 |
23228 |
0 |
0 |
0 |
T69 |
0 |
15 |
0 |
0 |
T70 |
0 |
27 |
0 |
0 |
T71 |
0 |
55 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
13341758 |
0 |
0 |
T1 |
87211 |
84488 |
0 |
0 |
T2 |
103944 |
0 |
0 |
0 |
T3 |
338455 |
0 |
0 |
0 |
T4 |
2972 |
0 |
0 |
0 |
T5 |
12442 |
0 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
0 |
0 |
0 |
T9 |
106099 |
0 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T13 |
696446 |
689454 |
0 |
0 |
T15 |
0 |
292880 |
0 |
0 |
T16 |
0 |
80296 |
0 |
0 |
T17 |
0 |
216 |
0 |
0 |
T18 |
0 |
576 |
0 |
0 |
T19 |
0 |
75616 |
0 |
0 |
T20 |
0 |
88152 |
0 |
0 |
T21 |
0 |
648 |
0 |
0 |
T22 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
13341758 |
0 |
0 |
T1 |
87211 |
84488 |
0 |
0 |
T2 |
103944 |
0 |
0 |
0 |
T3 |
338455 |
0 |
0 |
0 |
T4 |
2972 |
0 |
0 |
0 |
T5 |
12442 |
0 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
0 |
0 |
0 |
T9 |
106099 |
0 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T13 |
696446 |
689454 |
0 |
0 |
T15 |
0 |
292880 |
0 |
0 |
T16 |
0 |
80296 |
0 |
0 |
T17 |
0 |
216 |
0 |
0 |
T18 |
0 |
576 |
0 |
0 |
T19 |
0 |
75616 |
0 |
0 |
T20 |
0 |
88152 |
0 |
0 |
T21 |
0 |
648 |
0 |
0 |
T22 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
13341758 |
0 |
0 |
T1 |
87211 |
84488 |
0 |
0 |
T2 |
103944 |
0 |
0 |
0 |
T3 |
338455 |
0 |
0 |
0 |
T4 |
2972 |
0 |
0 |
0 |
T5 |
12442 |
0 |
0 |
0 |
T6 |
15348 |
0 |
0 |
0 |
T8 |
35856 |
0 |
0 |
0 |
T9 |
106099 |
0 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T13 |
696446 |
689454 |
0 |
0 |
T15 |
0 |
292880 |
0 |
0 |
T16 |
0 |
80296 |
0 |
0 |
T17 |
0 |
216 |
0 |
0 |
T18 |
0 |
576 |
0 |
0 |
T19 |
0 |
75616 |
0 |
0 |
T20 |
0 |
88152 |
0 |
0 |
T21 |
0 |
648 |
0 |
0 |
T22 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38416889 |
69593 |
0 |
0 |
T10 |
16865 |
0 |
0 |
0 |
T11 |
5249 |
0 |
0 |
0 |
T12 |
13621 |
0 |
0 |
0 |
T13 |
696446 |
2250 |
0 |
0 |
T15 |
300725 |
1893 |
0 |
0 |
T16 |
0 |
440 |
0 |
0 |
T17 |
216 |
0 |
0 |
0 |
T18 |
576 |
0 |
0 |
0 |
T19 |
0 |
1038 |
0 |
0 |
T20 |
0 |
1128 |
0 |
0 |
T64 |
0 |
44 |
0 |
0 |
T65 |
0 |
77 |
0 |
0 |
T66 |
104034 |
0 |
0 |
0 |
T67 |
21676 |
0 |
0 |
0 |
T68 |
23228 |
0 |
0 |
0 |
T69 |
0 |
15 |
0 |
0 |
T70 |
0 |
27 |
0 |
0 |
T71 |
0 |
55 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
464227 |
0 |
0 |
T2 |
30353 |
832 |
0 |
0 |
T3 |
346720 |
832 |
0 |
0 |
T4 |
4342 |
832 |
0 |
0 |
T5 |
16304 |
835 |
0 |
0 |
T6 |
19614 |
832 |
0 |
0 |
T8 |
222682 |
832 |
0 |
0 |
T9 |
321574 |
3136 |
0 |
0 |
T10 |
26491 |
2639 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
253176 |
0 |
0 |
0 |
T14 |
927 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
464227 |
0 |
0 |
T2 |
30353 |
832 |
0 |
0 |
T3 |
346720 |
832 |
0 |
0 |
T4 |
4342 |
832 |
0 |
0 |
T5 |
16304 |
835 |
0 |
0 |
T6 |
19614 |
832 |
0 |
0 |
T8 |
222682 |
832 |
0 |
0 |
T9 |
321574 |
3136 |
0 |
0 |
T10 |
26491 |
2639 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
253176 |
0 |
0 |
0 |
T14 |
927 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T13,T15,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T15,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T15,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T15,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
100754 |
0 |
0 |
T10 |
26491 |
0 |
0 |
0 |
T11 |
22665 |
0 |
0 |
0 |
T12 |
16791 |
0 |
0 |
0 |
T13 |
253176 |
6279 |
0 |
0 |
T15 |
378532 |
3959 |
0 |
0 |
T16 |
0 |
2297 |
0 |
0 |
T17 |
1487 |
0 |
0 |
0 |
T19 |
0 |
460 |
0 |
0 |
T20 |
0 |
471 |
0 |
0 |
T33 |
1103 |
0 |
0 |
0 |
T39 |
0 |
474 |
0 |
0 |
T40 |
0 |
433 |
0 |
0 |
T41 |
0 |
100 |
0 |
0 |
T64 |
0 |
14 |
0 |
0 |
T65 |
0 |
101 |
0 |
0 |
T66 |
314396 |
0 |
0 |
0 |
T67 |
12086 |
0 |
0 |
0 |
T68 |
125521 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
130772114 |
0 |
0 |
T1 |
626295 |
626229 |
0 |
0 |
T2 |
30353 |
30279 |
0 |
0 |
T3 |
346720 |
346648 |
0 |
0 |
T4 |
4342 |
4253 |
0 |
0 |
T5 |
16304 |
16222 |
0 |
0 |
T6 |
19614 |
19560 |
0 |
0 |
T8 |
222682 |
222597 |
0 |
0 |
T9 |
321574 |
321521 |
0 |
0 |
T13 |
253176 |
253096 |
0 |
0 |
T14 |
927 |
874 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130830037 |
100754 |
0 |
0 |
T10 |
26491 |
0 |
0 |
0 |
T11 |
22665 |
0 |
0 |
0 |
T12 |
16791 |
0 |
0 |
0 |
T13 |
253176 |
6279 |
0 |
0 |
T15 |
378532 |
3959 |
0 |
0 |
T16 |
0 |
2297 |
0 |
0 |
T17 |
1487 |
0 |
0 |
0 |
T19 |
0 |
460 |
0 |
0 |
T20 |
0 |
471 |
0 |
0 |
T33 |
1103 |
0 |
0 |
0 |
T39 |
0 |
474 |
0 |
0 |
T40 |
0 |
433 |
0 |
0 |
T41 |
0 |
100 |
0 |
0 |
T64 |
0 |
14 |
0 |
0 |
T65 |
0 |
101 |
0 |
0 |
T66 |
314396 |
0 |
0 |
0 |
T67 |
12086 |
0 |
0 |
0 |
T68 |
125521 |
0 |
0 |
0 |