Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T94,T95 |
1 | 0 | Covered | T4,T94,T95 |
1 | 1 | Covered | T4,T94,T95 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T94,T95 |
1 | 0 | Covered | T4,T94,T95 |
1 | 1 | Covered | T4,T94,T95 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
384467937 |
865 |
0 |
0 |
T4 |
79604 |
7 |
0 |
0 |
T5 |
67474 |
0 |
0 |
0 |
T6 |
1307170 |
0 |
0 |
0 |
T8 |
24472 |
0 |
0 |
0 |
T9 |
91336 |
0 |
0 |
0 |
T10 |
11090 |
0 |
0 |
0 |
T11 |
504024 |
0 |
0 |
0 |
T12 |
533416 |
0 |
0 |
0 |
T18 |
12184 |
0 |
0 |
0 |
T31 |
329104 |
0 |
0 |
0 |
T94 |
0 |
4 |
0 |
0 |
T95 |
0 |
7 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
0 |
7 |
0 |
0 |
T116 |
0 |
10 |
0 |
0 |
T159 |
0 |
7 |
0 |
0 |
T160 |
0 |
17 |
0 |
0 |
T161 |
0 |
2 |
0 |
0 |
T162 |
0 |
4 |
0 |
0 |
T163 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110735415 |
865 |
0 |
0 |
T4 |
36240 |
7 |
0 |
0 |
T5 |
12504 |
0 |
0 |
0 |
T6 |
322644 |
0 |
0 |
0 |
T8 |
892 |
0 |
0 |
0 |
T9 |
325598 |
0 |
0 |
0 |
T10 |
16192 |
0 |
0 |
0 |
T11 |
492134 |
0 |
0 |
0 |
T12 |
130130 |
0 |
0 |
0 |
T18 |
1152 |
0 |
0 |
0 |
T31 |
45572 |
0 |
0 |
0 |
T94 |
0 |
4 |
0 |
0 |
T95 |
0 |
7 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
0 |
7 |
0 |
0 |
T116 |
0 |
10 |
0 |
0 |
T159 |
0 |
7 |
0 |
0 |
T160 |
0 |
17 |
0 |
0 |
T161 |
0 |
2 |
0 |
0 |
T162 |
0 |
4 |
0 |
0 |
T163 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T94,T95 |
1 | 0 | Covered | T4,T94,T95 |
1 | 1 | Covered | T4,T94,T95 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T94,T95 |
1 | 0 | Covered | T4,T94,T95 |
1 | 1 | Covered | T4,T94,T95 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
361 |
0 |
0 |
T4 |
39802 |
2 |
0 |
0 |
T5 |
33737 |
0 |
0 |
0 |
T6 |
653585 |
0 |
0 |
0 |
T8 |
12236 |
0 |
0 |
0 |
T9 |
45668 |
0 |
0 |
0 |
T10 |
5545 |
0 |
0 |
0 |
T11 |
252012 |
0 |
0 |
0 |
T12 |
266708 |
0 |
0 |
0 |
T18 |
6092 |
0 |
0 |
0 |
T31 |
164552 |
0 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T116 |
0 |
5 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
9 |
0 |
0 |
T162 |
0 |
4 |
0 |
0 |
T163 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
361 |
0 |
0 |
T4 |
18120 |
2 |
0 |
0 |
T5 |
6252 |
0 |
0 |
0 |
T6 |
161322 |
0 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
0 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
246067 |
0 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
T18 |
576 |
0 |
0 |
0 |
T31 |
22786 |
0 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T116 |
0 |
5 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
9 |
0 |
0 |
T162 |
0 |
4 |
0 |
0 |
T163 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T94,T95 |
1 | 0 | Covered | T4,T94,T95 |
1 | 1 | Covered | T4,T94,T95 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T94,T95 |
1 | 0 | Covered | T4,T94,T95 |
1 | 1 | Covered | T4,T94,T95 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
504 |
0 |
0 |
T4 |
39802 |
5 |
0 |
0 |
T5 |
33737 |
0 |
0 |
0 |
T6 |
653585 |
0 |
0 |
0 |
T8 |
12236 |
0 |
0 |
0 |
T9 |
45668 |
0 |
0 |
0 |
T10 |
5545 |
0 |
0 |
0 |
T11 |
252012 |
0 |
0 |
0 |
T12 |
266708 |
0 |
0 |
0 |
T18 |
6092 |
0 |
0 |
0 |
T31 |
164552 |
0 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
5 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T98 |
0 |
5 |
0 |
0 |
T116 |
0 |
5 |
0 |
0 |
T159 |
0 |
5 |
0 |
0 |
T160 |
0 |
8 |
0 |
0 |
T161 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
504 |
0 |
0 |
T4 |
18120 |
5 |
0 |
0 |
T5 |
6252 |
0 |
0 |
0 |
T6 |
161322 |
0 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
0 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
246067 |
0 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
T18 |
576 |
0 |
0 |
0 |
T31 |
22786 |
0 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
5 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T98 |
0 |
5 |
0 |
0 |
T116 |
0 |
5 |
0 |
0 |
T159 |
0 |
5 |
0 |
0 |
T160 |
0 |
8 |
0 |
0 |
T161 |
0 |
2 |
0 |
0 |