dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
58.33 100.00 16.67 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.66 99.29 91.20 91.67 96.13 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.45 94.37 70.83 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T7
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T7

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T7

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T7
110Not Covered
111CoveredT1,T2,T7

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T7

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T7

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T7
10CoveredT1,T2,T7
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T7
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 36911805 5237548 0 0
DepthKnown_A 36911805 24137351 0 0
RvalidKnown_A 36911805 24137351 0 0
WreadyKnown_A 36911805 24137351 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 36911805 5237548 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 5237548 0 0
T1 43368 20690 0 0
T2 25334 1036 0 0
T3 180 0 0 0
T4 18120 17027 0 0
T5 6252 1808 0 0
T6 0 72520 0 0
T7 115737 1940 0 0
T8 446 0 0 0
T9 162799 1996 0 0
T10 8096 0 0 0
T11 0 55285 0 0
T12 65065 0 0 0
T31 0 8950 0 0
T68 0 7956 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 24137351 0 0
T1 43368 43368 0 0
T2 25334 24888 0 0
T3 180 180 0 0
T4 18120 18120 0 0
T5 6252 6252 0 0
T7 115737 115464 0 0
T8 446 140 0 0
T9 162799 162372 0 0
T10 8096 8096 0 0
T11 0 245920 0 0
T12 65065 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 24137351 0 0
T1 43368 43368 0 0
T2 25334 24888 0 0
T3 180 180 0 0
T4 18120 18120 0 0
T5 6252 6252 0 0
T7 115737 115464 0 0
T8 446 140 0 0
T9 162799 162372 0 0
T10 8096 8096 0 0
T11 0 245920 0 0
T12 65065 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 24137351 0 0
T1 43368 43368 0 0
T2 25334 24888 0 0
T3 180 180 0 0
T4 18120 18120 0 0
T5 6252 6252 0 0
T7 115737 115464 0 0
T8 446 140 0 0
T9 162799 162372 0 0
T10 8096 8096 0 0
T11 0 245920 0 0
T12 65065 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 5237548 0 0
T1 43368 20690 0 0
T2 25334 1036 0 0
T3 180 0 0 0
T4 18120 17027 0 0
T5 6252 1808 0 0
T6 0 72520 0 0
T7 115737 1940 0 0
T8 446 0 0 0
T9 162799 1996 0 0
T10 8096 0 0 0
T11 0 55285 0 0
T12 65065 0 0 0
T31 0 8950 0 0
T68 0 7956 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T7
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T7

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT1,T2,T7
110Not Covered
111CoveredT1,T2,T7

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T7
110Not Covered
111CoveredT1,T2,T7

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T7

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T2,T7
10CoveredT1,T2,T3
11CoveredT1,T2,T7

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T7
10CoveredT1,T2,T7
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T7
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 36911805 5511101 0 0
DepthKnown_A 36911805 24137351 0 0
RvalidKnown_A 36911805 24137351 0 0
WreadyKnown_A 36911805 24137351 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 36911805 5511101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 5511101 0 0
T1 43368 21776 0 0
T2 25334 1096 0 0
T3 180 0 0 0
T4 18120 17824 0 0
T5 6252 2060 0 0
T6 0 77450 0 0
T7 115737 2064 0 0
T8 446 0 0 0
T9 162799 2120 0 0
T10 8096 0 0 0
T11 0 57056 0 0
T12 65065 0 0 0
T31 0 9322 0 0
T68 0 8208 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 24137351 0 0
T1 43368 43368 0 0
T2 25334 24888 0 0
T3 180 180 0 0
T4 18120 18120 0 0
T5 6252 6252 0 0
T7 115737 115464 0 0
T8 446 140 0 0
T9 162799 162372 0 0
T10 8096 8096 0 0
T11 0 245920 0 0
T12 65065 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 24137351 0 0
T1 43368 43368 0 0
T2 25334 24888 0 0
T3 180 180 0 0
T4 18120 18120 0 0
T5 6252 6252 0 0
T7 115737 115464 0 0
T8 446 140 0 0
T9 162799 162372 0 0
T10 8096 8096 0 0
T11 0 245920 0 0
T12 65065 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 24137351 0 0
T1 43368 43368 0 0
T2 25334 24888 0 0
T3 180 180 0 0
T4 18120 18120 0 0
T5 6252 6252 0 0
T7 115737 115464 0 0
T8 446 140 0 0
T9 162799 162372 0 0
T10 8096 8096 0 0
T11 0 245920 0 0
T12 65065 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 5511101 0 0
T1 43368 21776 0 0
T2 25334 1096 0 0
T3 180 0 0 0
T4 18120 17824 0 0
T5 6252 2060 0 0
T6 0 77450 0 0
T7 115737 2064 0 0
T8 446 0 0 0
T9 162799 2120 0 0
T10 8096 0 0 0
T11 0 57056 0 0
T12 65065 0 0 0
T31 0 9322 0 0
T68 0 8208 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 36911805 0 0 0
DepthKnown_A 36911805 24137351 0 0
RvalidKnown_A 36911805 24137351 0 0
WreadyKnown_A 36911805 24137351 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 36911805 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 24137351 0 0
T1 43368 43368 0 0
T2 25334 24888 0 0
T3 180 180 0 0
T4 18120 18120 0 0
T5 6252 6252 0 0
T7 115737 115464 0 0
T8 446 140 0 0
T9 162799 162372 0 0
T10 8096 8096 0 0
T11 0 245920 0 0
T12 65065 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 24137351 0 0
T1 43368 43368 0 0
T2 25334 24888 0 0
T3 180 180 0 0
T4 18120 18120 0 0
T5 6252 6252 0 0
T7 115737 115464 0 0
T8 446 140 0 0
T9 162799 162372 0 0
T10 8096 8096 0 0
T11 0 245920 0 0
T12 65065 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 24137351 0 0
T1 43368 43368 0 0
T2 25334 24888 0 0
T3 180 180 0 0
T4 18120 18120 0 0
T5 6252 6252 0 0
T7 115737 115464 0 0
T8 446 140 0 0
T9 162799 162372 0 0
T10 8096 8096 0 0
T11 0 245920 0 0
T12 65065 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT15,T16,T17
10CoveredT1,T2,T3
11CoveredT12,T18,T15

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT12,T18,T15
10Not Covered
11CoveredT15,T16,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT12,T18,T15
101Not Covered
110Not Covered
111CoveredT15,T16,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT15,T16,T17
101CoveredT15,T16,T17
110Not Covered
111CoveredT15,T16,T17

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT15,T16,T17

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT15,T16,T17

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT15,T16,T17
10CoveredT15,T16,T17
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T15,T16,T17
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T12,T18,T15
0 0 Covered T12,T18,T15


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T15,T16,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 36911805 2188096 0 0
DepthKnown_A 36911805 12228415 0 0
RvalidKnown_A 36911805 12228415 0 0
WreadyKnown_A 36911805 12228415 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 36911805 2188096 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 2188096 0 0
T15 5148 416 0 0
T16 2640 687 0 0
T17 0 23810 0 0
T20 140835 0 0 0
T23 224 0 0 0
T24 216 0 0 0
T25 38630 0 0 0
T45 90518 0 0 0
T61 0 48424 0 0
T62 0 11732 0 0
T63 0 1731 0 0
T64 0 87046 0 0
T65 0 25236 0 0
T66 0 1222 0 0
T67 0 90518 0 0
T68 51178 0 0 0
T70 41744 0 0 0
T71 225573 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 12228415 0 0
T5 6252 0 0 0
T6 161322 0 0 0
T8 446 0 0 0
T9 162799 0 0 0
T10 8096 0 0 0
T11 246067 0 0 0
T12 65065 62504 0 0
T15 5148 5016 0 0
T16 0 2640 0 0
T18 576 576 0 0
T20 0 135016 0 0
T23 0 216 0 0
T24 0 216 0 0
T25 0 7 0 0
T31 22786 0 0 0
T59 0 864 0 0
T60 0 504 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 12228415 0 0
T5 6252 0 0 0
T6 161322 0 0 0
T8 446 0 0 0
T9 162799 0 0 0
T10 8096 0 0 0
T11 246067 0 0 0
T12 65065 62504 0 0
T15 5148 5016 0 0
T16 0 2640 0 0
T18 576 576 0 0
T20 0 135016 0 0
T23 0 216 0 0
T24 0 216 0 0
T25 0 7 0 0
T31 22786 0 0 0
T59 0 864 0 0
T60 0 504 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 12228415 0 0
T5 6252 0 0 0
T6 161322 0 0 0
T8 446 0 0 0
T9 162799 0 0 0
T10 8096 0 0 0
T11 246067 0 0 0
T12 65065 62504 0 0
T15 5148 5016 0 0
T16 0 2640 0 0
T18 576 576 0 0
T20 0 135016 0 0
T23 0 216 0 0
T24 0 216 0 0
T25 0 7 0 0
T31 22786 0 0 0
T59 0 864 0 0
T60 0 504 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 2188096 0 0
T15 5148 416 0 0
T16 2640 687 0 0
T17 0 23810 0 0
T20 140835 0 0 0
T23 224 0 0 0
T24 216 0 0 0
T25 38630 0 0 0
T45 90518 0 0 0
T61 0 48424 0 0
T62 0 11732 0 0
T63 0 1731 0 0
T64 0 87046 0 0
T65 0 25236 0 0
T66 0 1222 0 0
T67 0 90518 0 0
T68 51178 0 0 0
T70 41744 0 0 0
T71 225573 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT12,T18,T15

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT12,T18,T15
10Not Covered
11CoveredT15,T16,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT12,T18,T15
101Not Covered
110Not Covered
111CoveredT15,T16,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT15,T16,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT15,T16,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T15,T16,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T12,T18,T15
0 0 Covered T12,T18,T15


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T15,T16,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 36911805 70301 0 0
DepthKnown_A 36911805 12228415 0 0
RvalidKnown_A 36911805 12228415 0 0
WreadyKnown_A 36911805 12228415 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 36911805 70301 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 70301 0 0
T15 5148 14 0 0
T16 2640 22 0 0
T17 0 762 0 0
T20 140835 0 0 0
T23 224 0 0 0
T24 216 0 0 0
T25 38630 0 0 0
T45 90518 0 0 0
T61 0 1555 0 0
T62 0 377 0 0
T63 0 56 0 0
T64 0 2793 0 0
T65 0 809 0 0
T66 0 40 0 0
T67 0 2912 0 0
T68 51178 0 0 0
T70 41744 0 0 0
T71 225573 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 12228415 0 0
T5 6252 0 0 0
T6 161322 0 0 0
T8 446 0 0 0
T9 162799 0 0 0
T10 8096 0 0 0
T11 246067 0 0 0
T12 65065 62504 0 0
T15 5148 5016 0 0
T16 0 2640 0 0
T18 576 576 0 0
T20 0 135016 0 0
T23 0 216 0 0
T24 0 216 0 0
T25 0 7 0 0
T31 22786 0 0 0
T59 0 864 0 0
T60 0 504 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 12228415 0 0
T5 6252 0 0 0
T6 161322 0 0 0
T8 446 0 0 0
T9 162799 0 0 0
T10 8096 0 0 0
T11 246067 0 0 0
T12 65065 62504 0 0
T15 5148 5016 0 0
T16 0 2640 0 0
T18 576 576 0 0
T20 0 135016 0 0
T23 0 216 0 0
T24 0 216 0 0
T25 0 7 0 0
T31 22786 0 0 0
T59 0 864 0 0
T60 0 504 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 12228415 0 0
T5 6252 0 0 0
T6 161322 0 0 0
T8 446 0 0 0
T9 162799 0 0 0
T10 8096 0 0 0
T11 246067 0 0 0
T12 65065 62504 0 0
T15 5148 5016 0 0
T16 0 2640 0 0
T18 576 576 0 0
T20 0 135016 0 0
T23 0 216 0 0
T24 0 216 0 0
T25 0 7 0 0
T31 22786 0 0 0
T59 0 864 0 0
T60 0 504 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 36911805 70301 0 0
T15 5148 14 0 0
T16 2640 22 0 0
T17 0 762 0 0
T20 140835 0 0 0
T23 224 0 0 0
T24 216 0 0 0
T25 38630 0 0 0
T45 90518 0 0 0
T61 0 1555 0 0
T62 0 377 0 0
T63 0 56 0 0
T64 0 2793 0 0
T65 0 809 0 0
T66 0 40 0 0
T67 0 2912 0 0
T68 51178 0 0 0
T70 41744 0 0 0
T71 225573 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T14,T7
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 128155979 476506 0 0
DepthKnown_A 128155979 128095301 0 0
RvalidKnown_A 128155979 128095301 0 0
WreadyKnown_A 128155979 128095301 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 128155979 476506 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 476506 0 0
T1 20280 2617 0 0
T2 57362 832 0 0
T3 3034 832 0 0
T4 39802 834 0 0
T5 0 832 0 0
T7 240049 832 0 0
T8 12236 3640 0 0
T9 45668 832 0 0
T10 0 832 0 0
T12 266708 0 0 0
T13 776 0 0 0
T14 3006 451 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 476506 0 0
T1 20280 2617 0 0
T2 57362 832 0 0
T3 3034 832 0 0
T4 39802 834 0 0
T5 0 832 0 0
T7 240049 832 0 0
T8 12236 3640 0 0
T9 45668 832 0 0
T10 0 832 0 0
T12 266708 0 0 0
T13 776 0 0 0
T14 3006 451 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 128155979 0 0 0
DepthKnown_A 128155979 128095301 0 0
RvalidKnown_A 128155979 128095301 0 0
WreadyKnown_A 128155979 128095301 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 128155979 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 128155979 0 0 0
DepthKnown_A 128155979 128095301 0 0
RvalidKnown_A 128155979 128095301 0 0
WreadyKnown_A 128155979 128095301 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 128155979 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT14,T15,T16
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT14,T15,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT14,T15,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT14,T15,T16
110Not Covered
111CoveredT14,T15,T16

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT14,T15,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T14,T15,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T14,T15,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 128155979 83475 0 0
DepthKnown_A 128155979 128095301 0 0
RvalidKnown_A 128155979 128095301 0 0
WreadyKnown_A 128155979 128095301 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 128155979 83475 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 83475 0 0
T4 39802 0 0 0
T5 33737 0 0 0
T7 240049 0 0 0
T8 12236 0 0 0
T9 45668 0 0 0
T10 5545 0 0 0
T11 252012 0 0 0
T12 266708 0 0 0
T14 3006 468 0 0
T15 0 544 0 0
T16 0 44 0 0
T17 0 357 0 0
T18 6092 0 0 0
T61 0 1048 0 0
T62 0 299 0 0
T63 0 44 0 0
T64 0 1462 0 0
T65 0 419 0 0
T66 0 39 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 128095301 0 0
T1 20280 20207 0 0
T2 57362 57273 0 0
T3 3034 2940 0 0
T4 39802 39705 0 0
T7 240049 239964 0 0
T8 12236 12186 0 0
T9 45668 45590 0 0
T12 266708 266616 0 0
T13 776 680 0 0
T14 3006 2925 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 128155979 83475 0 0
T4 39802 0 0 0
T5 33737 0 0 0
T7 240049 0 0 0
T8 12236 0 0 0
T9 45668 0 0 0
T10 5545 0 0 0
T11 252012 0 0 0
T12 266708 0 0 0
T14 3006 468 0 0
T15 0 544 0 0
T16 0 44 0 0
T17 0 357 0 0
T18 6092 0 0 0
T61 0 1048 0 0
T62 0 299 0 0
T63 0 44 0 0
T64 0 1462 0 0
T65 0 419 0 0
T66 0 39 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%