Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
5237548 |
0 |
0 |
T1 |
43368 |
20690 |
0 |
0 |
T2 |
25334 |
1036 |
0 |
0 |
T3 |
180 |
0 |
0 |
0 |
T4 |
18120 |
17027 |
0 |
0 |
T5 |
6252 |
1808 |
0 |
0 |
T6 |
0 |
72520 |
0 |
0 |
T7 |
115737 |
1940 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
1996 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
0 |
55285 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
T31 |
0 |
8950 |
0 |
0 |
T68 |
0 |
7956 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
24137351 |
0 |
0 |
T1 |
43368 |
43368 |
0 |
0 |
T2 |
25334 |
24888 |
0 |
0 |
T3 |
180 |
180 |
0 |
0 |
T4 |
18120 |
18120 |
0 |
0 |
T5 |
6252 |
6252 |
0 |
0 |
T7 |
115737 |
115464 |
0 |
0 |
T8 |
446 |
140 |
0 |
0 |
T9 |
162799 |
162372 |
0 |
0 |
T10 |
8096 |
8096 |
0 |
0 |
T11 |
0 |
245920 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
24137351 |
0 |
0 |
T1 |
43368 |
43368 |
0 |
0 |
T2 |
25334 |
24888 |
0 |
0 |
T3 |
180 |
180 |
0 |
0 |
T4 |
18120 |
18120 |
0 |
0 |
T5 |
6252 |
6252 |
0 |
0 |
T7 |
115737 |
115464 |
0 |
0 |
T8 |
446 |
140 |
0 |
0 |
T9 |
162799 |
162372 |
0 |
0 |
T10 |
8096 |
8096 |
0 |
0 |
T11 |
0 |
245920 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
24137351 |
0 |
0 |
T1 |
43368 |
43368 |
0 |
0 |
T2 |
25334 |
24888 |
0 |
0 |
T3 |
180 |
180 |
0 |
0 |
T4 |
18120 |
18120 |
0 |
0 |
T5 |
6252 |
6252 |
0 |
0 |
T7 |
115737 |
115464 |
0 |
0 |
T8 |
446 |
140 |
0 |
0 |
T9 |
162799 |
162372 |
0 |
0 |
T10 |
8096 |
8096 |
0 |
0 |
T11 |
0 |
245920 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
5237548 |
0 |
0 |
T1 |
43368 |
20690 |
0 |
0 |
T2 |
25334 |
1036 |
0 |
0 |
T3 |
180 |
0 |
0 |
0 |
T4 |
18120 |
17027 |
0 |
0 |
T5 |
6252 |
1808 |
0 |
0 |
T6 |
0 |
72520 |
0 |
0 |
T7 |
115737 |
1940 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
1996 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
0 |
55285 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
T31 |
0 |
8950 |
0 |
0 |
T68 |
0 |
7956 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
5511101 |
0 |
0 |
T1 |
43368 |
21776 |
0 |
0 |
T2 |
25334 |
1096 |
0 |
0 |
T3 |
180 |
0 |
0 |
0 |
T4 |
18120 |
17824 |
0 |
0 |
T5 |
6252 |
2060 |
0 |
0 |
T6 |
0 |
77450 |
0 |
0 |
T7 |
115737 |
2064 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
2120 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
0 |
57056 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
T31 |
0 |
9322 |
0 |
0 |
T68 |
0 |
8208 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
24137351 |
0 |
0 |
T1 |
43368 |
43368 |
0 |
0 |
T2 |
25334 |
24888 |
0 |
0 |
T3 |
180 |
180 |
0 |
0 |
T4 |
18120 |
18120 |
0 |
0 |
T5 |
6252 |
6252 |
0 |
0 |
T7 |
115737 |
115464 |
0 |
0 |
T8 |
446 |
140 |
0 |
0 |
T9 |
162799 |
162372 |
0 |
0 |
T10 |
8096 |
8096 |
0 |
0 |
T11 |
0 |
245920 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
24137351 |
0 |
0 |
T1 |
43368 |
43368 |
0 |
0 |
T2 |
25334 |
24888 |
0 |
0 |
T3 |
180 |
180 |
0 |
0 |
T4 |
18120 |
18120 |
0 |
0 |
T5 |
6252 |
6252 |
0 |
0 |
T7 |
115737 |
115464 |
0 |
0 |
T8 |
446 |
140 |
0 |
0 |
T9 |
162799 |
162372 |
0 |
0 |
T10 |
8096 |
8096 |
0 |
0 |
T11 |
0 |
245920 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
24137351 |
0 |
0 |
T1 |
43368 |
43368 |
0 |
0 |
T2 |
25334 |
24888 |
0 |
0 |
T3 |
180 |
180 |
0 |
0 |
T4 |
18120 |
18120 |
0 |
0 |
T5 |
6252 |
6252 |
0 |
0 |
T7 |
115737 |
115464 |
0 |
0 |
T8 |
446 |
140 |
0 |
0 |
T9 |
162799 |
162372 |
0 |
0 |
T10 |
8096 |
8096 |
0 |
0 |
T11 |
0 |
245920 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
5511101 |
0 |
0 |
T1 |
43368 |
21776 |
0 |
0 |
T2 |
25334 |
1096 |
0 |
0 |
T3 |
180 |
0 |
0 |
0 |
T4 |
18120 |
17824 |
0 |
0 |
T5 |
6252 |
2060 |
0 |
0 |
T6 |
0 |
77450 |
0 |
0 |
T7 |
115737 |
2064 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
2120 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
0 |
57056 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
T31 |
0 |
9322 |
0 |
0 |
T68 |
0 |
8208 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
24137351 |
0 |
0 |
T1 |
43368 |
43368 |
0 |
0 |
T2 |
25334 |
24888 |
0 |
0 |
T3 |
180 |
180 |
0 |
0 |
T4 |
18120 |
18120 |
0 |
0 |
T5 |
6252 |
6252 |
0 |
0 |
T7 |
115737 |
115464 |
0 |
0 |
T8 |
446 |
140 |
0 |
0 |
T9 |
162799 |
162372 |
0 |
0 |
T10 |
8096 |
8096 |
0 |
0 |
T11 |
0 |
245920 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
24137351 |
0 |
0 |
T1 |
43368 |
43368 |
0 |
0 |
T2 |
25334 |
24888 |
0 |
0 |
T3 |
180 |
180 |
0 |
0 |
T4 |
18120 |
18120 |
0 |
0 |
T5 |
6252 |
6252 |
0 |
0 |
T7 |
115737 |
115464 |
0 |
0 |
T8 |
446 |
140 |
0 |
0 |
T9 |
162799 |
162372 |
0 |
0 |
T10 |
8096 |
8096 |
0 |
0 |
T11 |
0 |
245920 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
24137351 |
0 |
0 |
T1 |
43368 |
43368 |
0 |
0 |
T2 |
25334 |
24888 |
0 |
0 |
T3 |
180 |
180 |
0 |
0 |
T4 |
18120 |
18120 |
0 |
0 |
T5 |
6252 |
6252 |
0 |
0 |
T7 |
115737 |
115464 |
0 |
0 |
T8 |
446 |
140 |
0 |
0 |
T9 |
162799 |
162372 |
0 |
0 |
T10 |
8096 |
8096 |
0 |
0 |
T11 |
0 |
245920 |
0 |
0 |
T12 |
65065 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T18,T15 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T18,T15 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T12,T18,T15 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T15,T16,T17 |
1 | 0 | 1 | Covered | T15,T16,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T15,T16,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T15,T16,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T16,T17 |
1 | 0 | Covered | T15,T16,T17 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T16,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T12,T18,T15 |
0 |
0 |
Covered |
T12,T18,T15 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T16,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
2188096 |
0 |
0 |
T15 |
5148 |
416 |
0 |
0 |
T16 |
2640 |
687 |
0 |
0 |
T17 |
0 |
23810 |
0 |
0 |
T20 |
140835 |
0 |
0 |
0 |
T23 |
224 |
0 |
0 |
0 |
T24 |
216 |
0 |
0 |
0 |
T25 |
38630 |
0 |
0 |
0 |
T45 |
90518 |
0 |
0 |
0 |
T61 |
0 |
48424 |
0 |
0 |
T62 |
0 |
11732 |
0 |
0 |
T63 |
0 |
1731 |
0 |
0 |
T64 |
0 |
87046 |
0 |
0 |
T65 |
0 |
25236 |
0 |
0 |
T66 |
0 |
1222 |
0 |
0 |
T67 |
0 |
90518 |
0 |
0 |
T68 |
51178 |
0 |
0 |
0 |
T70 |
41744 |
0 |
0 |
0 |
T71 |
225573 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
12228415 |
0 |
0 |
T5 |
6252 |
0 |
0 |
0 |
T6 |
161322 |
0 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
0 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
246067 |
0 |
0 |
0 |
T12 |
65065 |
62504 |
0 |
0 |
T15 |
5148 |
5016 |
0 |
0 |
T16 |
0 |
2640 |
0 |
0 |
T18 |
576 |
576 |
0 |
0 |
T20 |
0 |
135016 |
0 |
0 |
T23 |
0 |
216 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T31 |
22786 |
0 |
0 |
0 |
T59 |
0 |
864 |
0 |
0 |
T60 |
0 |
504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
12228415 |
0 |
0 |
T5 |
6252 |
0 |
0 |
0 |
T6 |
161322 |
0 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
0 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
246067 |
0 |
0 |
0 |
T12 |
65065 |
62504 |
0 |
0 |
T15 |
5148 |
5016 |
0 |
0 |
T16 |
0 |
2640 |
0 |
0 |
T18 |
576 |
576 |
0 |
0 |
T20 |
0 |
135016 |
0 |
0 |
T23 |
0 |
216 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T31 |
22786 |
0 |
0 |
0 |
T59 |
0 |
864 |
0 |
0 |
T60 |
0 |
504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
12228415 |
0 |
0 |
T5 |
6252 |
0 |
0 |
0 |
T6 |
161322 |
0 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
0 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
246067 |
0 |
0 |
0 |
T12 |
65065 |
62504 |
0 |
0 |
T15 |
5148 |
5016 |
0 |
0 |
T16 |
0 |
2640 |
0 |
0 |
T18 |
576 |
576 |
0 |
0 |
T20 |
0 |
135016 |
0 |
0 |
T23 |
0 |
216 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T31 |
22786 |
0 |
0 |
0 |
T59 |
0 |
864 |
0 |
0 |
T60 |
0 |
504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
2188096 |
0 |
0 |
T15 |
5148 |
416 |
0 |
0 |
T16 |
2640 |
687 |
0 |
0 |
T17 |
0 |
23810 |
0 |
0 |
T20 |
140835 |
0 |
0 |
0 |
T23 |
224 |
0 |
0 |
0 |
T24 |
216 |
0 |
0 |
0 |
T25 |
38630 |
0 |
0 |
0 |
T45 |
90518 |
0 |
0 |
0 |
T61 |
0 |
48424 |
0 |
0 |
T62 |
0 |
11732 |
0 |
0 |
T63 |
0 |
1731 |
0 |
0 |
T64 |
0 |
87046 |
0 |
0 |
T65 |
0 |
25236 |
0 |
0 |
T66 |
0 |
1222 |
0 |
0 |
T67 |
0 |
90518 |
0 |
0 |
T68 |
51178 |
0 |
0 |
0 |
T70 |
41744 |
0 |
0 |
0 |
T71 |
225573 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T18,T15 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T18,T15 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T12,T18,T15 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T15,T16,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T15,T16,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T12,T18,T15 |
0 |
0 |
Covered |
T12,T18,T15 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T16,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
70301 |
0 |
0 |
T15 |
5148 |
14 |
0 |
0 |
T16 |
2640 |
22 |
0 |
0 |
T17 |
0 |
762 |
0 |
0 |
T20 |
140835 |
0 |
0 |
0 |
T23 |
224 |
0 |
0 |
0 |
T24 |
216 |
0 |
0 |
0 |
T25 |
38630 |
0 |
0 |
0 |
T45 |
90518 |
0 |
0 |
0 |
T61 |
0 |
1555 |
0 |
0 |
T62 |
0 |
377 |
0 |
0 |
T63 |
0 |
56 |
0 |
0 |
T64 |
0 |
2793 |
0 |
0 |
T65 |
0 |
809 |
0 |
0 |
T66 |
0 |
40 |
0 |
0 |
T67 |
0 |
2912 |
0 |
0 |
T68 |
51178 |
0 |
0 |
0 |
T70 |
41744 |
0 |
0 |
0 |
T71 |
225573 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
12228415 |
0 |
0 |
T5 |
6252 |
0 |
0 |
0 |
T6 |
161322 |
0 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
0 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
246067 |
0 |
0 |
0 |
T12 |
65065 |
62504 |
0 |
0 |
T15 |
5148 |
5016 |
0 |
0 |
T16 |
0 |
2640 |
0 |
0 |
T18 |
576 |
576 |
0 |
0 |
T20 |
0 |
135016 |
0 |
0 |
T23 |
0 |
216 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T31 |
22786 |
0 |
0 |
0 |
T59 |
0 |
864 |
0 |
0 |
T60 |
0 |
504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
12228415 |
0 |
0 |
T5 |
6252 |
0 |
0 |
0 |
T6 |
161322 |
0 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
0 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
246067 |
0 |
0 |
0 |
T12 |
65065 |
62504 |
0 |
0 |
T15 |
5148 |
5016 |
0 |
0 |
T16 |
0 |
2640 |
0 |
0 |
T18 |
576 |
576 |
0 |
0 |
T20 |
0 |
135016 |
0 |
0 |
T23 |
0 |
216 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T31 |
22786 |
0 |
0 |
0 |
T59 |
0 |
864 |
0 |
0 |
T60 |
0 |
504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
12228415 |
0 |
0 |
T5 |
6252 |
0 |
0 |
0 |
T6 |
161322 |
0 |
0 |
0 |
T8 |
446 |
0 |
0 |
0 |
T9 |
162799 |
0 |
0 |
0 |
T10 |
8096 |
0 |
0 |
0 |
T11 |
246067 |
0 |
0 |
0 |
T12 |
65065 |
62504 |
0 |
0 |
T15 |
5148 |
5016 |
0 |
0 |
T16 |
0 |
2640 |
0 |
0 |
T18 |
576 |
576 |
0 |
0 |
T20 |
0 |
135016 |
0 |
0 |
T23 |
0 |
216 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T31 |
22786 |
0 |
0 |
0 |
T59 |
0 |
864 |
0 |
0 |
T60 |
0 |
504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36911805 |
70301 |
0 |
0 |
T15 |
5148 |
14 |
0 |
0 |
T16 |
2640 |
22 |
0 |
0 |
T17 |
0 |
762 |
0 |
0 |
T20 |
140835 |
0 |
0 |
0 |
T23 |
224 |
0 |
0 |
0 |
T24 |
216 |
0 |
0 |
0 |
T25 |
38630 |
0 |
0 |
0 |
T45 |
90518 |
0 |
0 |
0 |
T61 |
0 |
1555 |
0 |
0 |
T62 |
0 |
377 |
0 |
0 |
T63 |
0 |
56 |
0 |
0 |
T64 |
0 |
2793 |
0 |
0 |
T65 |
0 |
809 |
0 |
0 |
T66 |
0 |
40 |
0 |
0 |
T67 |
0 |
2912 |
0 |
0 |
T68 |
51178 |
0 |
0 |
0 |
T70 |
41744 |
0 |
0 |
0 |
T71 |
225573 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T14,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
476506 |
0 |
0 |
T1 |
20280 |
2617 |
0 |
0 |
T2 |
57362 |
832 |
0 |
0 |
T3 |
3034 |
832 |
0 |
0 |
T4 |
39802 |
834 |
0 |
0 |
T5 |
0 |
832 |
0 |
0 |
T7 |
240049 |
832 |
0 |
0 |
T8 |
12236 |
3640 |
0 |
0 |
T9 |
45668 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T12 |
266708 |
0 |
0 |
0 |
T13 |
776 |
0 |
0 |
0 |
T14 |
3006 |
451 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
476506 |
0 |
0 |
T1 |
20280 |
2617 |
0 |
0 |
T2 |
57362 |
832 |
0 |
0 |
T3 |
3034 |
832 |
0 |
0 |
T4 |
39802 |
834 |
0 |
0 |
T5 |
0 |
832 |
0 |
0 |
T7 |
240049 |
832 |
0 |
0 |
T8 |
12236 |
3640 |
0 |
0 |
T9 |
45668 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T12 |
266708 |
0 |
0 |
0 |
T13 |
776 |
0 |
0 |
0 |
T14 |
3006 |
451 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T14,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T14,T15,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T14,T15,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T14,T15,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
83475 |
0 |
0 |
T4 |
39802 |
0 |
0 |
0 |
T5 |
33737 |
0 |
0 |
0 |
T7 |
240049 |
0 |
0 |
0 |
T8 |
12236 |
0 |
0 |
0 |
T9 |
45668 |
0 |
0 |
0 |
T10 |
5545 |
0 |
0 |
0 |
T11 |
252012 |
0 |
0 |
0 |
T12 |
266708 |
0 |
0 |
0 |
T14 |
3006 |
468 |
0 |
0 |
T15 |
0 |
544 |
0 |
0 |
T16 |
0 |
44 |
0 |
0 |
T17 |
0 |
357 |
0 |
0 |
T18 |
6092 |
0 |
0 |
0 |
T61 |
0 |
1048 |
0 |
0 |
T62 |
0 |
299 |
0 |
0 |
T63 |
0 |
44 |
0 |
0 |
T64 |
0 |
1462 |
0 |
0 |
T65 |
0 |
419 |
0 |
0 |
T66 |
0 |
39 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
128095301 |
0 |
0 |
T1 |
20280 |
20207 |
0 |
0 |
T2 |
57362 |
57273 |
0 |
0 |
T3 |
3034 |
2940 |
0 |
0 |
T4 |
39802 |
39705 |
0 |
0 |
T7 |
240049 |
239964 |
0 |
0 |
T8 |
12236 |
12186 |
0 |
0 |
T9 |
45668 |
45590 |
0 |
0 |
T12 |
266708 |
266616 |
0 |
0 |
T13 |
776 |
680 |
0 |
0 |
T14 |
3006 |
2925 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128155979 |
83475 |
0 |
0 |
T4 |
39802 |
0 |
0 |
0 |
T5 |
33737 |
0 |
0 |
0 |
T7 |
240049 |
0 |
0 |
0 |
T8 |
12236 |
0 |
0 |
0 |
T9 |
45668 |
0 |
0 |
0 |
T10 |
5545 |
0 |
0 |
0 |
T11 |
252012 |
0 |
0 |
0 |
T12 |
266708 |
0 |
0 |
0 |
T14 |
3006 |
468 |
0 |
0 |
T15 |
0 |
544 |
0 |
0 |
T16 |
0 |
44 |
0 |
0 |
T17 |
0 |
357 |
0 |
0 |
T18 |
6092 |
0 |
0 |
0 |
T61 |
0 |
1048 |
0 |
0 |
T62 |
0 |
299 |
0 |
0 |
T63 |
0 |
44 |
0 |
0 |
T64 |
0 |
1462 |
0 |
0 |
T65 |
0 |
419 |
0 |
0 |
T66 |
0 |
39 |
0 |
0 |