Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T19,T84 |
1 | 0 | Covered | T12,T19,T84 |
1 | 1 | Covered | T12,T19,T84 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T19,T84 |
1 | 0 | Covered | T12,T19,T84 |
1 | 1 | Covered | T12,T19,T84 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
328046277 |
913 |
0 |
0 |
T12 |
916592 |
5 |
0 |
0 |
T13 |
43764 |
0 |
0 |
0 |
T19 |
421262 |
43 |
0 |
0 |
T21 |
274558 |
0 |
0 |
0 |
T23 |
2868 |
0 |
0 |
0 |
T30 |
1804 |
0 |
0 |
0 |
T62 |
556238 |
0 |
0 |
0 |
T63 |
1500930 |
0 |
0 |
0 |
T84 |
0 |
3 |
0 |
0 |
T85 |
0 |
6 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
T94 |
0 |
7 |
0 |
0 |
T95 |
85676 |
0 |
0 |
0 |
T97 |
0 |
7 |
0 |
0 |
T123 |
10544 |
0 |
0 |
0 |
T124 |
0 |
17 |
0 |
0 |
T165 |
0 |
7 |
0 |
0 |
T166 |
0 |
9 |
0 |
0 |
T167 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113916537 |
913 |
0 |
0 |
T12 |
112416 |
5 |
0 |
0 |
T13 |
33402 |
0 |
0 |
0 |
T19 |
411264 |
43 |
0 |
0 |
T21 |
273766 |
0 |
0 |
0 |
T62 |
1296344 |
0 |
0 |
0 |
T63 |
216600 |
0 |
0 |
0 |
T64 |
104310 |
0 |
0 |
0 |
T84 |
0 |
3 |
0 |
0 |
T85 |
0 |
6 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
T87 |
4252 |
0 |
0 |
0 |
T94 |
0 |
7 |
0 |
0 |
T95 |
158220 |
0 |
0 |
0 |
T97 |
0 |
7 |
0 |
0 |
T123 |
16416 |
0 |
0 |
0 |
T124 |
0 |
17 |
0 |
0 |
T165 |
0 |
7 |
0 |
0 |
T166 |
0 |
9 |
0 |
0 |
T167 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109348759 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37972179 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T19,T84 |
1 | 0 | Covered | T12,T19,T84 |
1 | 1 | Covered | T12,T19,T84 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T19,T84 |
1 | 0 | Covered | T12,T19,T84 |
1 | 1 | Covered | T12,T19,T84 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109348759 |
361 |
0 |
0 |
T12 |
458296 |
3 |
0 |
0 |
T13 |
21882 |
0 |
0 |
0 |
T19 |
210631 |
22 |
0 |
0 |
T21 |
137279 |
0 |
0 |
0 |
T23 |
1434 |
0 |
0 |
0 |
T30 |
902 |
0 |
0 |
0 |
T62 |
278119 |
0 |
0 |
0 |
T63 |
750465 |
0 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
3 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
42838 |
0 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T123 |
5272 |
0 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
T166 |
0 |
5 |
0 |
0 |
T167 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37972179 |
361 |
0 |
0 |
T12 |
56208 |
3 |
0 |
0 |
T13 |
16701 |
0 |
0 |
0 |
T19 |
205632 |
22 |
0 |
0 |
T21 |
136883 |
0 |
0 |
0 |
T62 |
648172 |
0 |
0 |
0 |
T63 |
108300 |
0 |
0 |
0 |
T64 |
52155 |
0 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T85 |
0 |
3 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
T87 |
2126 |
0 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
79110 |
0 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T123 |
8208 |
0 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
T166 |
0 |
5 |
0 |
0 |
T167 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T12,T19,T84 |
1 | 0 | Covered | T12,T19,T84 |
1 | 1 | Covered | T12,T19,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T19,T84 |
1 | 0 | Covered | T12,T19,T124 |
1 | 1 | Covered | T12,T19,T84 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109348759 |
552 |
0 |
0 |
T12 |
458296 |
2 |
0 |
0 |
T13 |
21882 |
0 |
0 |
0 |
T19 |
210631 |
21 |
0 |
0 |
T21 |
137279 |
0 |
0 |
0 |
T23 |
1434 |
0 |
0 |
0 |
T30 |
902 |
0 |
0 |
0 |
T62 |
278119 |
0 |
0 |
0 |
T63 |
750465 |
0 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
3 |
0 |
0 |
T94 |
0 |
5 |
0 |
0 |
T95 |
42838 |
0 |
0 |
0 |
T97 |
0 |
5 |
0 |
0 |
T123 |
5272 |
0 |
0 |
0 |
T124 |
0 |
17 |
0 |
0 |
T165 |
0 |
5 |
0 |
0 |
T166 |
0 |
4 |
0 |
0 |
T167 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37972179 |
552 |
0 |
0 |
T12 |
56208 |
2 |
0 |
0 |
T13 |
16701 |
0 |
0 |
0 |
T19 |
205632 |
21 |
0 |
0 |
T21 |
136883 |
0 |
0 |
0 |
T62 |
648172 |
0 |
0 |
0 |
T63 |
108300 |
0 |
0 |
0 |
T64 |
52155 |
0 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
3 |
0 |
0 |
T87 |
2126 |
0 |
0 |
0 |
T94 |
0 |
5 |
0 |
0 |
T95 |
79110 |
0 |
0 |
0 |
T97 |
0 |
5 |
0 |
0 |
T123 |
8208 |
0 |
0 |
0 |
T124 |
0 |
17 |
0 |
0 |
T165 |
0 |
5 |
0 |
0 |
T166 |
0 |
4 |
0 |
0 |
T167 |
0 |
6 |
0 |
0 |