Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T7 |
| 0 | 1 | Covered | T4,T10,T13 |
| 1 | 0 | Covered | T4,T10,T13 |
| 1 | 1 | Covered | T4,T10,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T10,T13 |
| 1 | 0 | Covered | T4,T10,T13 |
| 1 | 1 | Covered | T4,T10,T13 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T4,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
347462700 |
844 |
0 |
0 |
| T4 |
217738 |
7 |
0 |
0 |
| T5 |
1141116 |
0 |
0 |
0 |
| T6 |
1361888 |
0 |
0 |
0 |
| T7 |
68866 |
0 |
0 |
0 |
| T9 |
52304 |
0 |
0 |
0 |
| T10 |
198492 |
7 |
0 |
0 |
| T11 |
102878 |
0 |
0 |
0 |
| T12 |
425142 |
0 |
0 |
0 |
| T13 |
0 |
7 |
0 |
0 |
| T14 |
0 |
7 |
0 |
0 |
| T15 |
397328 |
0 |
0 |
0 |
| T16 |
249654 |
0 |
0 |
0 |
| T88 |
0 |
4 |
0 |
0 |
| T89 |
0 |
6 |
0 |
0 |
| T90 |
0 |
8 |
0 |
0 |
| T128 |
0 |
7 |
0 |
0 |
| T165 |
0 |
7 |
0 |
0 |
| T166 |
0 |
7 |
0 |
0 |
| T167 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110596932 |
844 |
0 |
0 |
| T4 |
34962 |
7 |
0 |
0 |
| T5 |
159964 |
0 |
0 |
0 |
| T6 |
193914 |
0 |
0 |
0 |
| T7 |
16416 |
0 |
0 |
0 |
| T9 |
130228 |
0 |
0 |
0 |
| T10 |
23830 |
7 |
0 |
0 |
| T11 |
96432 |
0 |
0 |
0 |
| T12 |
52240 |
0 |
0 |
0 |
| T13 |
0 |
7 |
0 |
0 |
| T14 |
0 |
7 |
0 |
0 |
| T15 |
367986 |
0 |
0 |
0 |
| T16 |
231652 |
0 |
0 |
0 |
| T88 |
0 |
4 |
0 |
0 |
| T89 |
0 |
6 |
0 |
0 |
| T90 |
0 |
8 |
0 |
0 |
| T128 |
0 |
7 |
0 |
0 |
| T165 |
0 |
7 |
0 |
0 |
| T166 |
0 |
7 |
0 |
0 |
| T167 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
| Conditions | 8 | 2 | 25.00 |
| Logical | 8 | 2 | 25.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T7 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T4,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T7 |
| 0 | 1 | Covered | T4,T10,T13 |
| 1 | 0 | Covered | T4,T10,T13 |
| 1 | 1 | Covered | T4,T10,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T10,T13 |
| 1 | 0 | Covered | T4,T10,T13 |
| 1 | 1 | Covered | T4,T10,T13 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T4,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
339 |
0 |
0 |
| T4 |
108869 |
2 |
0 |
0 |
| T5 |
570558 |
0 |
0 |
0 |
| T6 |
680944 |
0 |
0 |
0 |
| T7 |
34433 |
0 |
0 |
0 |
| T9 |
26152 |
0 |
0 |
0 |
| T10 |
99246 |
2 |
0 |
0 |
| T11 |
51439 |
0 |
0 |
0 |
| T12 |
212571 |
0 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
198664 |
0 |
0 |
0 |
| T16 |
124827 |
0 |
0 |
0 |
| T89 |
0 |
3 |
0 |
0 |
| T90 |
0 |
8 |
0 |
0 |
| T128 |
0 |
2 |
0 |
0 |
| T165 |
0 |
2 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
339 |
0 |
0 |
| T4 |
17481 |
2 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
2 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T12 |
26120 |
0 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
| T89 |
0 |
3 |
0 |
0 |
| T90 |
0 |
8 |
0 |
0 |
| T128 |
0 |
2 |
0 |
0 |
| T165 |
0 |
2 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T7 |
| 0 | 1 | Covered | T4,T10,T13 |
| 1 | 0 | Covered | T4,T10,T13 |
| 1 | 1 | Covered | T4,T10,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T10,T13 |
| 1 | 0 | Covered | T4,T10,T13 |
| 1 | 1 | Covered | T4,T10,T13 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T4,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
505 |
0 |
0 |
| T4 |
108869 |
5 |
0 |
0 |
| T5 |
570558 |
0 |
0 |
0 |
| T6 |
680944 |
0 |
0 |
0 |
| T7 |
34433 |
0 |
0 |
0 |
| T9 |
26152 |
0 |
0 |
0 |
| T10 |
99246 |
5 |
0 |
0 |
| T11 |
51439 |
0 |
0 |
0 |
| T12 |
212571 |
0 |
0 |
0 |
| T13 |
0 |
5 |
0 |
0 |
| T14 |
0 |
5 |
0 |
0 |
| T15 |
198664 |
0 |
0 |
0 |
| T16 |
124827 |
0 |
0 |
0 |
| T88 |
0 |
4 |
0 |
0 |
| T89 |
0 |
3 |
0 |
0 |
| T128 |
0 |
5 |
0 |
0 |
| T165 |
0 |
5 |
0 |
0 |
| T166 |
0 |
5 |
0 |
0 |
| T167 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
505 |
0 |
0 |
| T4 |
17481 |
5 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
5 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T12 |
26120 |
0 |
0 |
0 |
| T13 |
0 |
5 |
0 |
0 |
| T14 |
0 |
5 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
| T88 |
0 |
4 |
0 |
0 |
| T89 |
0 |
3 |
0 |
0 |
| T128 |
0 |
5 |
0 |
0 |
| T165 |
0 |
5 |
0 |
0 |
| T166 |
0 |
5 |
0 |
0 |
| T167 |
0 |
5 |
0 |
0 |