Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T7,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T7,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T7,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T4,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T4,T7,T5 |
| 0 |
0 |
Covered |
T4,T7,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T4,T7 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
5229776 |
0 |
0 |
| T4 |
17481 |
16207 |
0 |
0 |
| T5 |
79982 |
13332 |
0 |
0 |
| T6 |
96957 |
1048 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
22 |
0 |
0 |
| T10 |
11915 |
10583 |
0 |
0 |
| T11 |
48216 |
4236 |
0 |
0 |
| T12 |
26120 |
24276 |
0 |
0 |
| T13 |
0 |
16697 |
0 |
0 |
| T14 |
0 |
14554 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
| T46 |
0 |
22332 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
22922286 |
0 |
0 |
| T4 |
17481 |
17284 |
0 |
0 |
| T5 |
79982 |
79982 |
0 |
0 |
| T6 |
96957 |
96654 |
0 |
0 |
| T7 |
8208 |
8208 |
0 |
0 |
| T9 |
65114 |
64628 |
0 |
0 |
| T10 |
11915 |
11800 |
0 |
0 |
| T11 |
48216 |
48216 |
0 |
0 |
| T12 |
26120 |
26120 |
0 |
0 |
| T13 |
0 |
17784 |
0 |
0 |
| T14 |
0 |
15736 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
22922286 |
0 |
0 |
| T4 |
17481 |
17284 |
0 |
0 |
| T5 |
79982 |
79982 |
0 |
0 |
| T6 |
96957 |
96654 |
0 |
0 |
| T7 |
8208 |
8208 |
0 |
0 |
| T9 |
65114 |
64628 |
0 |
0 |
| T10 |
11915 |
11800 |
0 |
0 |
| T11 |
48216 |
48216 |
0 |
0 |
| T12 |
26120 |
26120 |
0 |
0 |
| T13 |
0 |
17784 |
0 |
0 |
| T14 |
0 |
15736 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
22922286 |
0 |
0 |
| T4 |
17481 |
17284 |
0 |
0 |
| T5 |
79982 |
79982 |
0 |
0 |
| T6 |
96957 |
96654 |
0 |
0 |
| T7 |
8208 |
8208 |
0 |
0 |
| T9 |
65114 |
64628 |
0 |
0 |
| T10 |
11915 |
11800 |
0 |
0 |
| T11 |
48216 |
48216 |
0 |
0 |
| T12 |
26120 |
26120 |
0 |
0 |
| T13 |
0 |
17784 |
0 |
0 |
| T14 |
0 |
15736 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
5229776 |
0 |
0 |
| T4 |
17481 |
16207 |
0 |
0 |
| T5 |
79982 |
13332 |
0 |
0 |
| T6 |
96957 |
1048 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
22 |
0 |
0 |
| T10 |
11915 |
10583 |
0 |
0 |
| T11 |
48216 |
4236 |
0 |
0 |
| T12 |
26120 |
24276 |
0 |
0 |
| T13 |
0 |
16697 |
0 |
0 |
| T14 |
0 |
14554 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
| T46 |
0 |
22332 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T7,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T7,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T7,T5 |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T4,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T4,T7,T5 |
| 0 |
0 |
Covered |
T4,T7,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T4,T7 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
5530461 |
0 |
0 |
| T4 |
17481 |
16980 |
0 |
0 |
| T5 |
79982 |
14928 |
0 |
0 |
| T6 |
96957 |
1104 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
20 |
0 |
0 |
| T10 |
11915 |
11488 |
0 |
0 |
| T11 |
48216 |
4368 |
0 |
0 |
| T12 |
26120 |
25880 |
0 |
0 |
| T13 |
0 |
17520 |
0 |
0 |
| T14 |
0 |
15440 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
| T46 |
0 |
23248 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
22922286 |
0 |
0 |
| T4 |
17481 |
17284 |
0 |
0 |
| T5 |
79982 |
79982 |
0 |
0 |
| T6 |
96957 |
96654 |
0 |
0 |
| T7 |
8208 |
8208 |
0 |
0 |
| T9 |
65114 |
64628 |
0 |
0 |
| T10 |
11915 |
11800 |
0 |
0 |
| T11 |
48216 |
48216 |
0 |
0 |
| T12 |
26120 |
26120 |
0 |
0 |
| T13 |
0 |
17784 |
0 |
0 |
| T14 |
0 |
15736 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
22922286 |
0 |
0 |
| T4 |
17481 |
17284 |
0 |
0 |
| T5 |
79982 |
79982 |
0 |
0 |
| T6 |
96957 |
96654 |
0 |
0 |
| T7 |
8208 |
8208 |
0 |
0 |
| T9 |
65114 |
64628 |
0 |
0 |
| T10 |
11915 |
11800 |
0 |
0 |
| T11 |
48216 |
48216 |
0 |
0 |
| T12 |
26120 |
26120 |
0 |
0 |
| T13 |
0 |
17784 |
0 |
0 |
| T14 |
0 |
15736 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
22922286 |
0 |
0 |
| T4 |
17481 |
17284 |
0 |
0 |
| T5 |
79982 |
79982 |
0 |
0 |
| T6 |
96957 |
96654 |
0 |
0 |
| T7 |
8208 |
8208 |
0 |
0 |
| T9 |
65114 |
64628 |
0 |
0 |
| T10 |
11915 |
11800 |
0 |
0 |
| T11 |
48216 |
48216 |
0 |
0 |
| T12 |
26120 |
26120 |
0 |
0 |
| T13 |
0 |
17784 |
0 |
0 |
| T14 |
0 |
15736 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
5530461 |
0 |
0 |
| T4 |
17481 |
16980 |
0 |
0 |
| T5 |
79982 |
14928 |
0 |
0 |
| T6 |
96957 |
1104 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
20 |
0 |
0 |
| T10 |
11915 |
11488 |
0 |
0 |
| T11 |
48216 |
4368 |
0 |
0 |
| T12 |
26120 |
25880 |
0 |
0 |
| T13 |
0 |
17520 |
0 |
0 |
| T14 |
0 |
15440 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
| T46 |
0 |
23248 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T7,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T7,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T7,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T4,T7,T5 |
| 0 |
0 |
Covered |
T4,T7,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T4,T7 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
22922286 |
0 |
0 |
| T4 |
17481 |
17284 |
0 |
0 |
| T5 |
79982 |
79982 |
0 |
0 |
| T6 |
96957 |
96654 |
0 |
0 |
| T7 |
8208 |
8208 |
0 |
0 |
| T9 |
65114 |
64628 |
0 |
0 |
| T10 |
11915 |
11800 |
0 |
0 |
| T11 |
48216 |
48216 |
0 |
0 |
| T12 |
26120 |
26120 |
0 |
0 |
| T13 |
0 |
17784 |
0 |
0 |
| T14 |
0 |
15736 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
22922286 |
0 |
0 |
| T4 |
17481 |
17284 |
0 |
0 |
| T5 |
79982 |
79982 |
0 |
0 |
| T6 |
96957 |
96654 |
0 |
0 |
| T7 |
8208 |
8208 |
0 |
0 |
| T9 |
65114 |
64628 |
0 |
0 |
| T10 |
11915 |
11800 |
0 |
0 |
| T11 |
48216 |
48216 |
0 |
0 |
| T12 |
26120 |
26120 |
0 |
0 |
| T13 |
0 |
17784 |
0 |
0 |
| T14 |
0 |
15736 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
22922286 |
0 |
0 |
| T4 |
17481 |
17284 |
0 |
0 |
| T5 |
79982 |
79982 |
0 |
0 |
| T6 |
96957 |
96654 |
0 |
0 |
| T7 |
8208 |
8208 |
0 |
0 |
| T9 |
65114 |
64628 |
0 |
0 |
| T10 |
11915 |
11800 |
0 |
0 |
| T11 |
48216 |
48216 |
0 |
0 |
| T12 |
26120 |
26120 |
0 |
0 |
| T13 |
0 |
17784 |
0 |
0 |
| T14 |
0 |
15736 |
0 |
0 |
| T15 |
183993 |
0 |
0 |
0 |
| T16 |
115826 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T15,T16 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T15,T16 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T15,T16 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | 1 | Covered | T15,T16,T17 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T15,T16,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T15,T16,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | Covered | T15,T16,T17 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T16,T17 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T15,T16 |
| 0 |
0 |
Covered |
T1,T15,T16 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T16,T17 |
| 0 |
Covered |
T1,T4,T7 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
2157610 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T12 |
26120 |
0 |
0 |
0 |
| T15 |
183993 |
34467 |
0 |
0 |
| T16 |
115826 |
25889 |
0 |
0 |
| T17 |
5008 |
771 |
0 |
0 |
| T18 |
8290 |
0 |
0 |
0 |
| T19 |
0 |
82638 |
0 |
0 |
| T64 |
0 |
15 |
0 |
0 |
| T65 |
0 |
1962 |
0 |
0 |
| T68 |
0 |
217 |
0 |
0 |
| T69 |
0 |
1818 |
0 |
0 |
| T70 |
0 |
858 |
0 |
0 |
| T71 |
0 |
503 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
13384517 |
0 |
0 |
| T1 |
13015 |
12976 |
0 |
0 |
| T4 |
17481 |
0 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T15 |
183993 |
178312 |
0 |
0 |
| T16 |
115826 |
111768 |
0 |
0 |
| T17 |
0 |
5008 |
0 |
0 |
| T18 |
0 |
8184 |
0 |
0 |
| T19 |
0 |
184808 |
0 |
0 |
| T64 |
0 |
64 |
0 |
0 |
| T65 |
0 |
5192 |
0 |
0 |
| T66 |
0 |
33776 |
0 |
0 |
| T67 |
0 |
1224 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
13384517 |
0 |
0 |
| T1 |
13015 |
12976 |
0 |
0 |
| T4 |
17481 |
0 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T15 |
183993 |
178312 |
0 |
0 |
| T16 |
115826 |
111768 |
0 |
0 |
| T17 |
0 |
5008 |
0 |
0 |
| T18 |
0 |
8184 |
0 |
0 |
| T19 |
0 |
184808 |
0 |
0 |
| T64 |
0 |
64 |
0 |
0 |
| T65 |
0 |
5192 |
0 |
0 |
| T66 |
0 |
33776 |
0 |
0 |
| T67 |
0 |
1224 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
13384517 |
0 |
0 |
| T1 |
13015 |
12976 |
0 |
0 |
| T4 |
17481 |
0 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T15 |
183993 |
178312 |
0 |
0 |
| T16 |
115826 |
111768 |
0 |
0 |
| T17 |
0 |
5008 |
0 |
0 |
| T18 |
0 |
8184 |
0 |
0 |
| T19 |
0 |
184808 |
0 |
0 |
| T64 |
0 |
64 |
0 |
0 |
| T65 |
0 |
5192 |
0 |
0 |
| T66 |
0 |
33776 |
0 |
0 |
| T67 |
0 |
1224 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
2157610 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T12 |
26120 |
0 |
0 |
0 |
| T15 |
183993 |
34467 |
0 |
0 |
| T16 |
115826 |
25889 |
0 |
0 |
| T17 |
5008 |
771 |
0 |
0 |
| T18 |
8290 |
0 |
0 |
0 |
| T19 |
0 |
82638 |
0 |
0 |
| T64 |
0 |
15 |
0 |
0 |
| T65 |
0 |
1962 |
0 |
0 |
| T68 |
0 |
217 |
0 |
0 |
| T69 |
0 |
1818 |
0 |
0 |
| T70 |
0 |
858 |
0 |
0 |
| T71 |
0 |
503 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T15,T16 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T15,T16 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T15,T16 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T15,T16,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T15,T16,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T15,T16 |
| 0 |
0 |
Covered |
T1,T15,T16 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T16,T17 |
| 0 |
Covered |
T1,T4,T7 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
69359 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T12 |
26120 |
0 |
0 |
0 |
| T15 |
183993 |
1103 |
0 |
0 |
| T16 |
115826 |
833 |
0 |
0 |
| T17 |
5008 |
24 |
0 |
0 |
| T18 |
8290 |
0 |
0 |
0 |
| T19 |
0 |
2661 |
0 |
0 |
| T64 |
0 |
1 |
0 |
0 |
| T65 |
0 |
62 |
0 |
0 |
| T68 |
0 |
7 |
0 |
0 |
| T69 |
0 |
58 |
0 |
0 |
| T70 |
0 |
27 |
0 |
0 |
| T71 |
0 |
16 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
13384517 |
0 |
0 |
| T1 |
13015 |
12976 |
0 |
0 |
| T4 |
17481 |
0 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T15 |
183993 |
178312 |
0 |
0 |
| T16 |
115826 |
111768 |
0 |
0 |
| T17 |
0 |
5008 |
0 |
0 |
| T18 |
0 |
8184 |
0 |
0 |
| T19 |
0 |
184808 |
0 |
0 |
| T64 |
0 |
64 |
0 |
0 |
| T65 |
0 |
5192 |
0 |
0 |
| T66 |
0 |
33776 |
0 |
0 |
| T67 |
0 |
1224 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
13384517 |
0 |
0 |
| T1 |
13015 |
12976 |
0 |
0 |
| T4 |
17481 |
0 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T15 |
183993 |
178312 |
0 |
0 |
| T16 |
115826 |
111768 |
0 |
0 |
| T17 |
0 |
5008 |
0 |
0 |
| T18 |
0 |
8184 |
0 |
0 |
| T19 |
0 |
184808 |
0 |
0 |
| T64 |
0 |
64 |
0 |
0 |
| T65 |
0 |
5192 |
0 |
0 |
| T66 |
0 |
33776 |
0 |
0 |
| T67 |
0 |
1224 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
13384517 |
0 |
0 |
| T1 |
13015 |
12976 |
0 |
0 |
| T4 |
17481 |
0 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T7 |
8208 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T15 |
183993 |
178312 |
0 |
0 |
| T16 |
115826 |
111768 |
0 |
0 |
| T17 |
0 |
5008 |
0 |
0 |
| T18 |
0 |
8184 |
0 |
0 |
| T19 |
0 |
184808 |
0 |
0 |
| T64 |
0 |
64 |
0 |
0 |
| T65 |
0 |
5192 |
0 |
0 |
| T66 |
0 |
33776 |
0 |
0 |
| T67 |
0 |
1224 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36865644 |
69359 |
0 |
0 |
| T5 |
79982 |
0 |
0 |
0 |
| T6 |
96957 |
0 |
0 |
0 |
| T9 |
65114 |
0 |
0 |
0 |
| T10 |
11915 |
0 |
0 |
0 |
| T11 |
48216 |
0 |
0 |
0 |
| T12 |
26120 |
0 |
0 |
0 |
| T15 |
183993 |
1103 |
0 |
0 |
| T16 |
115826 |
833 |
0 |
0 |
| T17 |
5008 |
24 |
0 |
0 |
| T18 |
8290 |
0 |
0 |
0 |
| T19 |
0 |
2661 |
0 |
0 |
| T64 |
0 |
1 |
0 |
0 |
| T65 |
0 |
62 |
0 |
0 |
| T68 |
0 |
7 |
0 |
0 |
| T69 |
0 |
58 |
0 |
0 |
| T70 |
0 |
27 |
0 |
0 |
| T71 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T7,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T4,T7 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T4,T7 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
483198 |
0 |
0 |
| T3 |
2990 |
297 |
0 |
0 |
| T4 |
108869 |
832 |
0 |
0 |
| T5 |
570558 |
3851 |
0 |
0 |
| T6 |
680944 |
832 |
0 |
0 |
| T7 |
34433 |
3767 |
0 |
0 |
| T9 |
26152 |
2492 |
0 |
0 |
| T10 |
99246 |
832 |
0 |
0 |
| T11 |
51439 |
832 |
0 |
0 |
| T12 |
0 |
839 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
| T15 |
198664 |
0 |
0 |
0 |
| T16 |
124827 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
483198 |
0 |
0 |
| T3 |
2990 |
297 |
0 |
0 |
| T4 |
108869 |
832 |
0 |
0 |
| T5 |
570558 |
3851 |
0 |
0 |
| T6 |
680944 |
832 |
0 |
0 |
| T7 |
34433 |
3767 |
0 |
0 |
| T9 |
26152 |
2492 |
0 |
0 |
| T10 |
99246 |
832 |
0 |
0 |
| T11 |
51439 |
832 |
0 |
0 |
| T12 |
0 |
839 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
| T15 |
198664 |
0 |
0 |
0 |
| T16 |
124827 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T15,T16 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T15,T36 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T15,T16 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T15,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T15,T16 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
78784 |
0 |
0 |
| T3 |
2990 |
346 |
0 |
0 |
| T4 |
108869 |
0 |
0 |
0 |
| T5 |
570558 |
0 |
0 |
0 |
| T6 |
680944 |
0 |
0 |
0 |
| T7 |
34433 |
0 |
0 |
0 |
| T9 |
26152 |
0 |
0 |
0 |
| T10 |
99246 |
0 |
0 |
0 |
| T11 |
51439 |
0 |
0 |
0 |
| T15 |
198664 |
2632 |
0 |
0 |
| T16 |
124827 |
625 |
0 |
0 |
| T17 |
0 |
98 |
0 |
0 |
| T19 |
0 |
1317 |
0 |
0 |
| T35 |
0 |
100 |
0 |
0 |
| T36 |
0 |
317 |
0 |
0 |
| T65 |
0 |
74 |
0 |
0 |
| T68 |
0 |
1 |
0 |
0 |
| T69 |
0 |
34 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
115760732 |
0 |
0 |
| T1 |
8936 |
8886 |
0 |
0 |
| T2 |
3254 |
3106 |
0 |
0 |
| T3 |
2990 |
2907 |
0 |
0 |
| T4 |
108869 |
108779 |
0 |
0 |
| T5 |
570558 |
570499 |
0 |
0 |
| T6 |
680944 |
680866 |
0 |
0 |
| T7 |
34433 |
34357 |
0 |
0 |
| T9 |
26152 |
26094 |
0 |
0 |
| T10 |
99246 |
99196 |
0 |
0 |
| T15 |
198664 |
198608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115820900 |
78784 |
0 |
0 |
| T3 |
2990 |
346 |
0 |
0 |
| T4 |
108869 |
0 |
0 |
0 |
| T5 |
570558 |
0 |
0 |
0 |
| T6 |
680944 |
0 |
0 |
0 |
| T7 |
34433 |
0 |
0 |
0 |
| T9 |
26152 |
0 |
0 |
0 |
| T10 |
99246 |
0 |
0 |
0 |
| T11 |
51439 |
0 |
0 |
0 |
| T15 |
198664 |
2632 |
0 |
0 |
| T16 |
124827 |
625 |
0 |
0 |
| T17 |
0 |
98 |
0 |
0 |
| T19 |
0 |
1317 |
0 |
0 |
| T35 |
0 |
100 |
0 |
0 |
| T36 |
0 |
317 |
0 |
0 |
| T65 |
0 |
74 |
0 |
0 |
| T68 |
0 |
1 |
0 |
0 |
| T69 |
0 |
34 |
0 |
0 |