dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.45 94.37 70.83 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.45 94.37 70.83 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_tlul2sram_ingress.u_sramreqfifo
tb.dut.u_tlul2sram_ingress.u_rspfifo
tb.dut.u_sys_sram_arbiter.u_req_fifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T15,T16
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T15,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T15,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT3,T15,T16

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T15,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T15,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T15,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 115820900 42499 0 0
DepthKnown_A 115820900 115760732 0 0
RvalidKnown_A 115820900 115760732 0 0
WreadyKnown_A 115820900 115760732 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 115820900 42499 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 42499 0 0
T3 2990 100 0 0
T4 108869 0 0 0
T5 570558 0 0 0
T6 680944 0 0 0
T7 34433 0 0 0
T9 26152 0 0 0
T10 99246 0 0 0
T11 51439 0 0 0
T15 198664 848 0 0
T16 124827 625 0 0
T17 0 98 0 0
T19 0 1317 0 0
T35 0 100 0 0
T36 0 100 0 0
T65 0 74 0 0
T68 0 1 0 0
T69 0 8 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 115760732 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 115760732 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 115760732 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 42499 0 0
T3 2990 100 0 0
T4 108869 0 0 0
T5 570558 0 0 0
T6 680944 0 0 0
T7 34433 0 0 0
T9 26152 0 0 0
T10 99246 0 0 0
T11 51439 0 0 0
T15 198664 848 0 0
T16 124827 625 0 0
T17 0 98 0 0
T19 0 1317 0 0
T35 0 100 0 0
T36 0 100 0 0
T65 0 74 0 0
T68 0 1 0 0
T69 0 8 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T15,T36
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T15,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T15,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T15,T36
110Not Covered
111CoveredT3,T15,T16

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T15,T16

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T15,T16

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T15,T36
10CoveredT3,T15,T16
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T15,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T15,T16
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T15,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T15,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 115820900 78784 0 0
DepthKnown_A 115820900 115760732 0 0
RvalidKnown_A 115820900 115760732 0 0
WreadyKnown_A 115820900 115760732 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 115820900 78784 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 78784 0 0
T3 2990 346 0 0
T4 108869 0 0 0
T5 570558 0 0 0
T6 680944 0 0 0
T7 34433 0 0 0
T9 26152 0 0 0
T10 99246 0 0 0
T11 51439 0 0 0
T15 198664 2632 0 0
T16 124827 625 0 0
T17 0 98 0 0
T19 0 1317 0 0
T35 0 100 0 0
T36 0 317 0 0
T65 0 74 0 0
T68 0 1 0 0
T69 0 34 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 115760732 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 115760732 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 115760732 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 78784 0 0
T3 2990 346 0 0
T4 108869 0 0 0
T5 570558 0 0 0
T6 680944 0 0 0
T7 34433 0 0 0
T9 26152 0 0 0
T10 99246 0 0 0
T11 51439 0 0 0
T15 198664 2632 0 0
T16 124827 625 0 0
T17 0 98 0 0
T19 0 1317 0 0
T35 0 100 0 0
T36 0 317 0 0
T65 0 74 0 0
T68 0 1 0 0
T69 0 34 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T15,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T15,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT3,T15,T16

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T15,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T15,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T15,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 115820900 42499 0 0
DepthKnown_A 115820900 115760732 0 0
RvalidKnown_A 115820900 115760732 0 0
WreadyKnown_A 115820900 115760732 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 115820900 42499 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 42499 0 0
T3 2990 100 0 0
T4 108869 0 0 0
T5 570558 0 0 0
T6 680944 0 0 0
T7 34433 0 0 0
T9 26152 0 0 0
T10 99246 0 0 0
T11 51439 0 0 0
T15 198664 848 0 0
T16 124827 625 0 0
T17 0 98 0 0
T19 0 1317 0 0
T35 0 100 0 0
T36 0 100 0 0
T65 0 74 0 0
T68 0 1 0 0
T69 0 8 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 115760732 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 115760732 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 115760732 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 115820900 42499 0 0
T3 2990 100 0 0
T4 108869 0 0 0
T5 570558 0 0 0
T6 680944 0 0 0
T7 34433 0 0 0
T9 26152 0 0 0
T10 99246 0 0 0
T11 51439 0 0 0
T15 198664 848 0 0
T16 124827 625 0 0
T17 0 98 0 0
T19 0 1317 0 0
T35 0 100 0 0
T36 0 100 0 0
T65 0 74 0 0
T68 0 1 0 0
T69 0 8 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 118031639 3588261 0 0
DepthKnown_A 118031639 117922256 0 0
RvalidKnown_A 118031639 117922256 0 0
WreadyKnown_A 118031639 117922256 0 0
gen_passthru_fifo.paramCheckPass 855 855 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 3588261 0 0
T1 8936 28 0 0
T2 3254 118 0 0
T3 2990 201 0 0
T4 108869 7093 0 0
T5 570558 908 0 0
T6 680944 1747 0 0
T7 34433 878 0 0
T9 26152 891 0 0
T10 99246 6448 0 0
T15 198664 6256 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 855 855 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 118031639 5421442 0 0
DepthKnown_A 118031639 117922256 0 0
RvalidKnown_A 118031639 117922256 0 0
WreadyKnown_A 118031639 117922256 0 0
gen_passthru_fifo.paramCheckPass 855 855 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 5421442 0 0
T1 8936 104 0 0
T2 3254 118 0 0
T3 2990 649 0 0
T4 108869 7093 0 0
T5 570558 4188 0 0
T6 680944 1103 0 0
T7 34433 3989 0 0
T9 26152 2683 0 0
T10 99246 5617 0 0
T15 198664 18648 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 855 855 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 118031639 576541 0 0
DepthKnown_A 118031639 117922256 0 0
RvalidKnown_A 118031639 117922256 0 0
WreadyKnown_A 118031639 117922256 0 0
gen_passthru_fifo.paramCheckPass 855 855 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 576541 0 0
T3 2990 100 0 0
T4 108869 832 0 0
T5 570558 832 0 0
T6 680944 1663 0 0
T7 34433 832 0 0
T9 26152 832 0 0
T10 99246 1663 0 0
T11 51439 832 0 0
T12 0 1668 0 0
T13 0 832 0 0
T15 198664 0 0 0
T16 124827 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 855 855 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 118031639 511654 0 0
DepthKnown_A 118031639 117922256 0 0
RvalidKnown_A 118031639 117922256 0 0
WreadyKnown_A 118031639 117922256 0 0
gen_passthru_fifo.paramCheckPass 855 855 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 511654 0 0
T3 2990 297 0 0
T4 108869 832 0 0
T5 570558 3851 0 0
T6 680944 832 0 0
T7 34433 3767 0 0
T9 26152 2492 0 0
T10 99246 832 0 0
T11 51439 832 0 0
T12 0 839 0 0
T13 0 832 0 0
T15 198664 0 0 0
T16 124827 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 855 855 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 118031639 53748 0 0
DepthKnown_A 118031639 117922256 0 0
RvalidKnown_A 118031639 117922256 0 0
WreadyKnown_A 118031639 117922256 0 0
gen_passthru_fifo.paramCheckPass 855 855 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 53748 0 0
T3 2990 100 0 0
T4 108869 0 0 0
T5 570558 0 0 0
T6 680944 0 0 0
T7 34433 0 0 0
T9 26152 0 0 0
T10 99246 0 0 0
T11 51439 0 0 0
T15 198664 848 0 0
T16 124827 625 0 0
T17 0 98 0 0
T19 0 1317 0 0
T35 0 100 0 0
T36 0 100 0 0
T65 0 74 0 0
T68 0 1 0 0
T69 0 8 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 855 855 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 118031639 89427 0 0
DepthKnown_A 118031639 117922256 0 0
RvalidKnown_A 118031639 117922256 0 0
WreadyKnown_A 118031639 117922256 0 0
gen_passthru_fifo.paramCheckPass 855 855 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 89427 0 0
T3 2990 346 0 0
T4 108869 0 0 0
T5 570558 0 0 0
T6 680944 0 0 0
T7 34433 0 0 0
T9 26152 0 0 0
T10 99246 0 0 0
T11 51439 0 0 0
T15 198664 2632 0 0
T16 124827 625 0 0
T17 0 98 0 0
T19 0 1317 0 0
T35 0 100 0 0
T36 0 317 0 0
T65 0 74 0 0
T68 0 1 0 0
T69 0 34 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118031639 117922256 0 0
T1 8936 8886 0 0
T2 3254 3106 0 0
T3 2990 2907 0 0
T4 108869 108779 0 0
T5 570558 570499 0 0
T6 680944 680866 0 0
T7 34433 34357 0 0
T9 26152 26094 0 0
T10 99246 99196 0 0
T15 198664 198608 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 855 855 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%