Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
5296659 |
0 |
0 |
T1 |
98376 |
18563 |
0 |
0 |
T2 |
6578 |
0 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
3376 |
0 |
0 |
T5 |
137858 |
14898 |
0 |
0 |
T7 |
226805 |
26404 |
0 |
0 |
T8 |
32101 |
6004 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
18251 |
0 |
0 |
T11 |
0 |
17404 |
0 |
0 |
T12 |
0 |
11620 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
T103 |
0 |
14267 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
22630763 |
0 |
0 |
T1 |
98376 |
97794 |
0 |
0 |
T2 |
6578 |
6272 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
28806 |
0 |
0 |
T5 |
137858 |
137858 |
0 |
0 |
T7 |
226805 |
225904 |
0 |
0 |
T8 |
32101 |
31766 |
0 |
0 |
T9 |
0 |
10512 |
0 |
0 |
T10 |
0 |
19490 |
0 |
0 |
T11 |
0 |
18517 |
0 |
0 |
T12 |
0 |
14646 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
22630763 |
0 |
0 |
T1 |
98376 |
97794 |
0 |
0 |
T2 |
6578 |
6272 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
28806 |
0 |
0 |
T5 |
137858 |
137858 |
0 |
0 |
T7 |
226805 |
225904 |
0 |
0 |
T8 |
32101 |
31766 |
0 |
0 |
T9 |
0 |
10512 |
0 |
0 |
T10 |
0 |
19490 |
0 |
0 |
T11 |
0 |
18517 |
0 |
0 |
T12 |
0 |
14646 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
22630763 |
0 |
0 |
T1 |
98376 |
97794 |
0 |
0 |
T2 |
6578 |
6272 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
28806 |
0 |
0 |
T5 |
137858 |
137858 |
0 |
0 |
T7 |
226805 |
225904 |
0 |
0 |
T8 |
32101 |
31766 |
0 |
0 |
T9 |
0 |
10512 |
0 |
0 |
T10 |
0 |
19490 |
0 |
0 |
T11 |
0 |
18517 |
0 |
0 |
T12 |
0 |
14646 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
5296659 |
0 |
0 |
T1 |
98376 |
18563 |
0 |
0 |
T2 |
6578 |
0 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
3376 |
0 |
0 |
T5 |
137858 |
14898 |
0 |
0 |
T7 |
226805 |
26404 |
0 |
0 |
T8 |
32101 |
6004 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
18251 |
0 |
0 |
T11 |
0 |
17404 |
0 |
0 |
T12 |
0 |
11620 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
T103 |
0 |
14267 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
5603098 |
0 |
0 |
T1 |
98376 |
20250 |
0 |
0 |
T2 |
6578 |
0 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
3622 |
0 |
0 |
T5 |
137858 |
16050 |
0 |
0 |
T7 |
226805 |
28122 |
0 |
0 |
T8 |
32101 |
6246 |
0 |
0 |
T9 |
0 |
16 |
0 |
0 |
T10 |
0 |
19178 |
0 |
0 |
T11 |
0 |
18213 |
0 |
0 |
T12 |
0 |
12390 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
T103 |
0 |
15062 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
22630763 |
0 |
0 |
T1 |
98376 |
97794 |
0 |
0 |
T2 |
6578 |
6272 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
28806 |
0 |
0 |
T5 |
137858 |
137858 |
0 |
0 |
T7 |
226805 |
225904 |
0 |
0 |
T8 |
32101 |
31766 |
0 |
0 |
T9 |
0 |
10512 |
0 |
0 |
T10 |
0 |
19490 |
0 |
0 |
T11 |
0 |
18517 |
0 |
0 |
T12 |
0 |
14646 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
22630763 |
0 |
0 |
T1 |
98376 |
97794 |
0 |
0 |
T2 |
6578 |
6272 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
28806 |
0 |
0 |
T5 |
137858 |
137858 |
0 |
0 |
T7 |
226805 |
225904 |
0 |
0 |
T8 |
32101 |
31766 |
0 |
0 |
T9 |
0 |
10512 |
0 |
0 |
T10 |
0 |
19490 |
0 |
0 |
T11 |
0 |
18517 |
0 |
0 |
T12 |
0 |
14646 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
22630763 |
0 |
0 |
T1 |
98376 |
97794 |
0 |
0 |
T2 |
6578 |
6272 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
28806 |
0 |
0 |
T5 |
137858 |
137858 |
0 |
0 |
T7 |
226805 |
225904 |
0 |
0 |
T8 |
32101 |
31766 |
0 |
0 |
T9 |
0 |
10512 |
0 |
0 |
T10 |
0 |
19490 |
0 |
0 |
T11 |
0 |
18517 |
0 |
0 |
T12 |
0 |
14646 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
5603098 |
0 |
0 |
T1 |
98376 |
20250 |
0 |
0 |
T2 |
6578 |
0 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
3622 |
0 |
0 |
T5 |
137858 |
16050 |
0 |
0 |
T7 |
226805 |
28122 |
0 |
0 |
T8 |
32101 |
6246 |
0 |
0 |
T9 |
0 |
16 |
0 |
0 |
T10 |
0 |
19178 |
0 |
0 |
T11 |
0 |
18213 |
0 |
0 |
T12 |
0 |
12390 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
T103 |
0 |
15062 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
22630763 |
0 |
0 |
T1 |
98376 |
97794 |
0 |
0 |
T2 |
6578 |
6272 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
28806 |
0 |
0 |
T5 |
137858 |
137858 |
0 |
0 |
T7 |
226805 |
225904 |
0 |
0 |
T8 |
32101 |
31766 |
0 |
0 |
T9 |
0 |
10512 |
0 |
0 |
T10 |
0 |
19490 |
0 |
0 |
T11 |
0 |
18517 |
0 |
0 |
T12 |
0 |
14646 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
22630763 |
0 |
0 |
T1 |
98376 |
97794 |
0 |
0 |
T2 |
6578 |
6272 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
28806 |
0 |
0 |
T5 |
137858 |
137858 |
0 |
0 |
T7 |
226805 |
225904 |
0 |
0 |
T8 |
32101 |
31766 |
0 |
0 |
T9 |
0 |
10512 |
0 |
0 |
T10 |
0 |
19490 |
0 |
0 |
T11 |
0 |
18517 |
0 |
0 |
T12 |
0 |
14646 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
22630763 |
0 |
0 |
T1 |
98376 |
97794 |
0 |
0 |
T2 |
6578 |
6272 |
0 |
0 |
T3 |
159046 |
0 |
0 |
0 |
T4 |
29146 |
28806 |
0 |
0 |
T5 |
137858 |
137858 |
0 |
0 |
T7 |
226805 |
225904 |
0 |
0 |
T8 |
32101 |
31766 |
0 |
0 |
T9 |
0 |
10512 |
0 |
0 |
T10 |
0 |
19490 |
0 |
0 |
T11 |
0 |
18517 |
0 |
0 |
T12 |
0 |
14646 |
0 |
0 |
T13 |
576 |
0 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T13,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T15,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T13,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T15,T17,T21 |
1 | 0 | 1 | Covered | T13,T15,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T17,T21 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T15,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T15,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T17 |
1 | 0 | Covered | T13,T15,T17 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T15,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T13,T14 |
0 |
0 |
Covered |
T3,T13,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T15,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
2023329 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T10 |
19490 |
0 |
0 |
0 |
T11 |
18517 |
0 |
0 |
0 |
T12 |
14646 |
0 |
0 |
0 |
T13 |
576 |
31 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
22307 |
0 |
0 |
T17 |
59686 |
23924 |
0 |
0 |
T21 |
0 |
438 |
0 |
0 |
T62 |
0 |
56621 |
0 |
0 |
T63 |
0 |
1701 |
0 |
0 |
T64 |
0 |
383 |
0 |
0 |
T65 |
0 |
25043 |
0 |
0 |
T66 |
0 |
69387 |
0 |
0 |
T67 |
0 |
2767 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
11962868 |
0 |
0 |
T3 |
159046 |
149704 |
0 |
0 |
T4 |
29146 |
0 |
0 |
0 |
T5 |
137858 |
0 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T13 |
576 |
576 |
0 |
0 |
T14 |
792 |
792 |
0 |
0 |
T15 |
61707 |
58920 |
0 |
0 |
T17 |
59686 |
56632 |
0 |
0 |
T20 |
0 |
216 |
0 |
0 |
T21 |
0 |
1448 |
0 |
0 |
T62 |
0 |
404912 |
0 |
0 |
T63 |
0 |
3712 |
0 |
0 |
T64 |
0 |
2640 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
11962868 |
0 |
0 |
T3 |
159046 |
149704 |
0 |
0 |
T4 |
29146 |
0 |
0 |
0 |
T5 |
137858 |
0 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T13 |
576 |
576 |
0 |
0 |
T14 |
792 |
792 |
0 |
0 |
T15 |
61707 |
58920 |
0 |
0 |
T17 |
59686 |
56632 |
0 |
0 |
T20 |
0 |
216 |
0 |
0 |
T21 |
0 |
1448 |
0 |
0 |
T62 |
0 |
404912 |
0 |
0 |
T63 |
0 |
3712 |
0 |
0 |
T64 |
0 |
2640 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
11962868 |
0 |
0 |
T3 |
159046 |
149704 |
0 |
0 |
T4 |
29146 |
0 |
0 |
0 |
T5 |
137858 |
0 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T13 |
576 |
576 |
0 |
0 |
T14 |
792 |
792 |
0 |
0 |
T15 |
61707 |
58920 |
0 |
0 |
T17 |
59686 |
56632 |
0 |
0 |
T20 |
0 |
216 |
0 |
0 |
T21 |
0 |
1448 |
0 |
0 |
T62 |
0 |
404912 |
0 |
0 |
T63 |
0 |
3712 |
0 |
0 |
T64 |
0 |
2640 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
2023329 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T10 |
19490 |
0 |
0 |
0 |
T11 |
18517 |
0 |
0 |
0 |
T12 |
14646 |
0 |
0 |
0 |
T13 |
576 |
31 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
22307 |
0 |
0 |
T17 |
59686 |
23924 |
0 |
0 |
T21 |
0 |
438 |
0 |
0 |
T62 |
0 |
56621 |
0 |
0 |
T63 |
0 |
1701 |
0 |
0 |
T64 |
0 |
383 |
0 |
0 |
T65 |
0 |
25043 |
0 |
0 |
T66 |
0 |
69387 |
0 |
0 |
T67 |
0 |
2767 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T13,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T15,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T13,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T15,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T15,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T13,T14 |
0 |
0 |
Covered |
T3,T13,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T15,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
65042 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T10 |
19490 |
0 |
0 |
0 |
T11 |
18517 |
0 |
0 |
0 |
T12 |
14646 |
0 |
0 |
0 |
T13 |
576 |
1 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
713 |
0 |
0 |
T17 |
59686 |
764 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T62 |
0 |
1823 |
0 |
0 |
T63 |
0 |
55 |
0 |
0 |
T64 |
0 |
12 |
0 |
0 |
T65 |
0 |
807 |
0 |
0 |
T66 |
0 |
2238 |
0 |
0 |
T67 |
0 |
88 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
11962868 |
0 |
0 |
T3 |
159046 |
149704 |
0 |
0 |
T4 |
29146 |
0 |
0 |
0 |
T5 |
137858 |
0 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T13 |
576 |
576 |
0 |
0 |
T14 |
792 |
792 |
0 |
0 |
T15 |
61707 |
58920 |
0 |
0 |
T17 |
59686 |
56632 |
0 |
0 |
T20 |
0 |
216 |
0 |
0 |
T21 |
0 |
1448 |
0 |
0 |
T62 |
0 |
404912 |
0 |
0 |
T63 |
0 |
3712 |
0 |
0 |
T64 |
0 |
2640 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
11962868 |
0 |
0 |
T3 |
159046 |
149704 |
0 |
0 |
T4 |
29146 |
0 |
0 |
0 |
T5 |
137858 |
0 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T13 |
576 |
576 |
0 |
0 |
T14 |
792 |
792 |
0 |
0 |
T15 |
61707 |
58920 |
0 |
0 |
T17 |
59686 |
56632 |
0 |
0 |
T20 |
0 |
216 |
0 |
0 |
T21 |
0 |
1448 |
0 |
0 |
T62 |
0 |
404912 |
0 |
0 |
T63 |
0 |
3712 |
0 |
0 |
T64 |
0 |
2640 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
11962868 |
0 |
0 |
T3 |
159046 |
149704 |
0 |
0 |
T4 |
29146 |
0 |
0 |
0 |
T5 |
137858 |
0 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T13 |
576 |
576 |
0 |
0 |
T14 |
792 |
792 |
0 |
0 |
T15 |
61707 |
58920 |
0 |
0 |
T17 |
59686 |
56632 |
0 |
0 |
T20 |
0 |
216 |
0 |
0 |
T21 |
0 |
1448 |
0 |
0 |
T62 |
0 |
404912 |
0 |
0 |
T63 |
0 |
3712 |
0 |
0 |
T64 |
0 |
2640 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35120981 |
65042 |
0 |
0 |
T7 |
226805 |
0 |
0 |
0 |
T8 |
32101 |
0 |
0 |
0 |
T9 |
10512 |
0 |
0 |
0 |
T10 |
19490 |
0 |
0 |
0 |
T11 |
18517 |
0 |
0 |
0 |
T12 |
14646 |
0 |
0 |
0 |
T13 |
576 |
1 |
0 |
0 |
T14 |
792 |
0 |
0 |
0 |
T15 |
61707 |
713 |
0 |
0 |
T17 |
59686 |
764 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T62 |
0 |
1823 |
0 |
0 |
T63 |
0 |
55 |
0 |
0 |
T64 |
0 |
12 |
0 |
0 |
T65 |
0 |
807 |
0 |
0 |
T66 |
0 |
2238 |
0 |
0 |
T67 |
0 |
88 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T7,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
448638 |
0 |
0 |
T1 |
792309 |
2368 |
0 |
0 |
T2 |
58947 |
832 |
0 |
0 |
T3 |
115070 |
0 |
0 |
0 |
T4 |
18424 |
836 |
0 |
0 |
T5 |
830974 |
832 |
0 |
0 |
T7 |
116197 |
832 |
0 |
0 |
T8 |
163378 |
832 |
0 |
0 |
T9 |
0 |
832 |
0 |
0 |
T10 |
0 |
3758 |
0 |
0 |
T11 |
0 |
3750 |
0 |
0 |
T13 |
1314 |
0 |
0 |
0 |
T14 |
4376 |
0 |
0 |
0 |
T16 |
2059 |
0 |
0 |
0 |
T35 |
0 |
100 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
448638 |
0 |
0 |
T1 |
792309 |
2368 |
0 |
0 |
T2 |
58947 |
832 |
0 |
0 |
T3 |
115070 |
0 |
0 |
0 |
T4 |
18424 |
836 |
0 |
0 |
T5 |
830974 |
832 |
0 |
0 |
T7 |
116197 |
832 |
0 |
0 |
T8 |
163378 |
832 |
0 |
0 |
T9 |
0 |
832 |
0 |
0 |
T10 |
0 |
3758 |
0 |
0 |
T11 |
0 |
3750 |
0 |
0 |
T13 |
1314 |
0 |
0 |
0 |
T14 |
4376 |
0 |
0 |
0 |
T16 |
2059 |
0 |
0 |
0 |
T35 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T15,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T17,T35,T64 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T15,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T15,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T15,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
62710 |
0 |
0 |
T7 |
116197 |
0 |
0 |
0 |
T8 |
163378 |
0 |
0 |
0 |
T9 |
90947 |
0 |
0 |
0 |
T10 |
166454 |
0 |
0 |
0 |
T11 |
66513 |
0 |
0 |
0 |
T13 |
1314 |
13 |
0 |
0 |
T14 |
4376 |
0 |
0 |
0 |
T15 |
194816 |
448 |
0 |
0 |
T17 |
368571 |
376 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T35 |
1289 |
100 |
0 |
0 |
T36 |
0 |
100 |
0 |
0 |
T62 |
0 |
952 |
0 |
0 |
T63 |
0 |
30 |
0 |
0 |
T64 |
0 |
47 |
0 |
0 |
T65 |
0 |
694 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
116014144 |
0 |
0 |
T1 |
792309 |
792250 |
0 |
0 |
T2 |
58947 |
58877 |
0 |
0 |
T3 |
115070 |
115061 |
0 |
0 |
T4 |
18424 |
18325 |
0 |
0 |
T5 |
830974 |
830896 |
0 |
0 |
T7 |
116197 |
116135 |
0 |
0 |
T8 |
163378 |
163283 |
0 |
0 |
T13 |
1314 |
1222 |
0 |
0 |
T14 |
4376 |
4292 |
0 |
0 |
T16 |
2059 |
2007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116074500 |
62710 |
0 |
0 |
T7 |
116197 |
0 |
0 |
0 |
T8 |
163378 |
0 |
0 |
0 |
T9 |
90947 |
0 |
0 |
0 |
T10 |
166454 |
0 |
0 |
0 |
T11 |
66513 |
0 |
0 |
0 |
T13 |
1314 |
13 |
0 |
0 |
T14 |
4376 |
0 |
0 |
0 |
T15 |
194816 |
448 |
0 |
0 |
T17 |
368571 |
376 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T35 |
1289 |
100 |
0 |
0 |
T36 |
0 |
100 |
0 |
0 |
T62 |
0 |
952 |
0 |
0 |
T63 |
0 |
30 |
0 |
0 |
T64 |
0 |
47 |
0 |
0 |
T65 |
0 |
694 |
0 |
0 |