Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T13,T15,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T13,T15,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T13,T15,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T13,T15,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T13,T15,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
40735 |
0 |
0 |
| T7 |
116197 |
0 |
0 |
0 |
| T8 |
163378 |
0 |
0 |
0 |
| T9 |
90947 |
0 |
0 |
0 |
| T10 |
166454 |
0 |
0 |
0 |
| T11 |
66513 |
0 |
0 |
0 |
| T13 |
1314 |
13 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T15 |
194816 |
448 |
0 |
0 |
| T17 |
368571 |
376 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T35 |
1289 |
100 |
0 |
0 |
| T36 |
0 |
100 |
0 |
0 |
| T62 |
0 |
952 |
0 |
0 |
| T63 |
0 |
30 |
0 |
0 |
| T64 |
0 |
47 |
0 |
0 |
| T65 |
0 |
694 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
116014144 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
116014144 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
116014144 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
40735 |
0 |
0 |
| T7 |
116197 |
0 |
0 |
0 |
| T8 |
163378 |
0 |
0 |
0 |
| T9 |
90947 |
0 |
0 |
0 |
| T10 |
166454 |
0 |
0 |
0 |
| T11 |
66513 |
0 |
0 |
0 |
| T13 |
1314 |
13 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T15 |
194816 |
448 |
0 |
0 |
| T17 |
368571 |
376 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T35 |
1289 |
100 |
0 |
0 |
| T36 |
0 |
100 |
0 |
0 |
| T62 |
0 |
952 |
0 |
0 |
| T63 |
0 |
30 |
0 |
0 |
| T64 |
0 |
47 |
0 |
0 |
| T65 |
0 |
694 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T68,T69,T70 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T13,T15,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T17,T35,T64 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T13,T15,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T13,T15,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T68,T69,T70 |
| 1 | 0 | Covered | T13,T15,T17 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T13,T15,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T13,T15,T17 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T13,T15,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T13,T15,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
62710 |
0 |
0 |
| T7 |
116197 |
0 |
0 |
0 |
| T8 |
163378 |
0 |
0 |
0 |
| T9 |
90947 |
0 |
0 |
0 |
| T10 |
166454 |
0 |
0 |
0 |
| T11 |
66513 |
0 |
0 |
0 |
| T13 |
1314 |
13 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T15 |
194816 |
448 |
0 |
0 |
| T17 |
368571 |
376 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T35 |
1289 |
100 |
0 |
0 |
| T36 |
0 |
100 |
0 |
0 |
| T62 |
0 |
952 |
0 |
0 |
| T63 |
0 |
30 |
0 |
0 |
| T64 |
0 |
47 |
0 |
0 |
| T65 |
0 |
694 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
116014144 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
116014144 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
116014144 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
62710 |
0 |
0 |
| T7 |
116197 |
0 |
0 |
0 |
| T8 |
163378 |
0 |
0 |
0 |
| T9 |
90947 |
0 |
0 |
0 |
| T10 |
166454 |
0 |
0 |
0 |
| T11 |
66513 |
0 |
0 |
0 |
| T13 |
1314 |
13 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T15 |
194816 |
448 |
0 |
0 |
| T17 |
368571 |
376 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T35 |
1289 |
100 |
0 |
0 |
| T36 |
0 |
100 |
0 |
0 |
| T62 |
0 |
952 |
0 |
0 |
| T63 |
0 |
30 |
0 |
0 |
| T64 |
0 |
47 |
0 |
0 |
| T65 |
0 |
694 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T13,T15,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T15,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T13,T15,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T13,T15,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T13,T15,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
40735 |
0 |
0 |
| T7 |
116197 |
0 |
0 |
0 |
| T8 |
163378 |
0 |
0 |
0 |
| T9 |
90947 |
0 |
0 |
0 |
| T10 |
166454 |
0 |
0 |
0 |
| T11 |
66513 |
0 |
0 |
0 |
| T13 |
1314 |
13 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T15 |
194816 |
448 |
0 |
0 |
| T17 |
368571 |
376 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T35 |
1289 |
100 |
0 |
0 |
| T36 |
0 |
100 |
0 |
0 |
| T62 |
0 |
952 |
0 |
0 |
| T63 |
0 |
30 |
0 |
0 |
| T64 |
0 |
47 |
0 |
0 |
| T65 |
0 |
694 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
116014144 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
116014144 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
116014144 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116074500 |
40735 |
0 |
0 |
| T7 |
116197 |
0 |
0 |
0 |
| T8 |
163378 |
0 |
0 |
0 |
| T9 |
90947 |
0 |
0 |
0 |
| T10 |
166454 |
0 |
0 |
0 |
| T11 |
66513 |
0 |
0 |
0 |
| T13 |
1314 |
13 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T15 |
194816 |
448 |
0 |
0 |
| T17 |
368571 |
376 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T35 |
1289 |
100 |
0 |
0 |
| T36 |
0 |
100 |
0 |
0 |
| T62 |
0 |
952 |
0 |
0 |
| T63 |
0 |
30 |
0 |
0 |
| T64 |
0 |
47 |
0 |
0 |
| T65 |
0 |
694 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
3682665 |
0 |
0 |
| T1 |
792309 |
31210 |
0 |
0 |
| T2 |
58947 |
3253 |
0 |
0 |
| T3 |
115070 |
1824 |
0 |
0 |
| T4 |
18424 |
2303 |
0 |
0 |
| T5 |
830974 |
37214 |
0 |
0 |
| T7 |
116197 |
914 |
0 |
0 |
| T8 |
163378 |
10185 |
0 |
0 |
| T13 |
1314 |
72 |
0 |
0 |
| T14 |
4376 |
35 |
0 |
0 |
| T16 |
2059 |
55 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
845 |
845 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
5141431 |
0 |
0 |
| T1 |
792309 |
28839 |
0 |
0 |
| T2 |
58947 |
3253 |
0 |
0 |
| T3 |
115070 |
1824 |
0 |
0 |
| T4 |
18424 |
3593 |
0 |
0 |
| T5 |
830974 |
36383 |
0 |
0 |
| T7 |
116197 |
914 |
0 |
0 |
| T8 |
163378 |
9353 |
0 |
0 |
| T13 |
1314 |
72 |
0 |
0 |
| T14 |
4376 |
35 |
0 |
0 |
| T16 |
2059 |
245 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
845 |
845 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
580382 |
0 |
0 |
| T1 |
792309 |
4729 |
0 |
0 |
| T2 |
58947 |
832 |
0 |
0 |
| T3 |
115070 |
0 |
0 |
0 |
| T4 |
18424 |
1667 |
0 |
0 |
| T5 |
830974 |
1663 |
0 |
0 |
| T7 |
116197 |
832 |
0 |
0 |
| T8 |
163378 |
1663 |
0 |
0 |
| T9 |
0 |
832 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T13 |
1314 |
0 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T16 |
2059 |
0 |
0 |
0 |
| T35 |
0 |
100 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
845 |
845 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
477266 |
0 |
0 |
| T1 |
792309 |
2368 |
0 |
0 |
| T2 |
58947 |
832 |
0 |
0 |
| T3 |
115070 |
0 |
0 |
0 |
| T4 |
18424 |
836 |
0 |
0 |
| T5 |
830974 |
832 |
0 |
0 |
| T7 |
116197 |
832 |
0 |
0 |
| T8 |
163378 |
832 |
0 |
0 |
| T9 |
0 |
832 |
0 |
0 |
| T10 |
0 |
3758 |
0 |
0 |
| T11 |
0 |
3750 |
0 |
0 |
| T13 |
1314 |
0 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T16 |
2059 |
0 |
0 |
0 |
| T35 |
0 |
100 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
845 |
845 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
50930 |
0 |
0 |
| T7 |
116197 |
0 |
0 |
0 |
| T8 |
163378 |
0 |
0 |
0 |
| T9 |
90947 |
0 |
0 |
0 |
| T10 |
166454 |
0 |
0 |
0 |
| T11 |
66513 |
0 |
0 |
0 |
| T13 |
1314 |
13 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T15 |
194816 |
448 |
0 |
0 |
| T17 |
368571 |
376 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T35 |
1289 |
100 |
0 |
0 |
| T36 |
0 |
100 |
0 |
0 |
| T62 |
0 |
952 |
0 |
0 |
| T63 |
0 |
30 |
0 |
0 |
| T64 |
0 |
47 |
0 |
0 |
| T65 |
0 |
694 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
845 |
845 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
71864 |
0 |
0 |
| T7 |
116197 |
0 |
0 |
0 |
| T8 |
163378 |
0 |
0 |
0 |
| T9 |
90947 |
0 |
0 |
0 |
| T10 |
166454 |
0 |
0 |
0 |
| T11 |
66513 |
0 |
0 |
0 |
| T13 |
1314 |
13 |
0 |
0 |
| T14 |
4376 |
0 |
0 |
0 |
| T15 |
194816 |
448 |
0 |
0 |
| T17 |
368571 |
376 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T35 |
1289 |
100 |
0 |
0 |
| T36 |
0 |
100 |
0 |
0 |
| T62 |
0 |
952 |
0 |
0 |
| T63 |
0 |
30 |
0 |
0 |
| T64 |
0 |
47 |
0 |
0 |
| T65 |
0 |
694 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118809260 |
118701601 |
0 |
0 |
| T1 |
792309 |
792250 |
0 |
0 |
| T2 |
58947 |
58877 |
0 |
0 |
| T3 |
115070 |
115061 |
0 |
0 |
| T4 |
18424 |
18325 |
0 |
0 |
| T5 |
830974 |
830896 |
0 |
0 |
| T7 |
116197 |
116135 |
0 |
0 |
| T8 |
163378 |
163283 |
0 |
0 |
| T13 |
1314 |
1222 |
0 |
0 |
| T14 |
4376 |
4292 |
0 |
0 |
| T16 |
2059 |
2007 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
845 |
845 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |