Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T7,T4 |
0 | 1 | Covered | T5,T10,T12 |
1 | 0 | Covered | T5,T10,T12 |
1 | 1 | Covered | T5,T10,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T10,T12 |
1 | 0 | Covered | T5,T10,T12 |
1 | 1 | Covered | T5,T10,T12 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T7,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
336795807 |
817 |
0 |
0 |
T5 |
181550 |
18 |
0 |
0 |
T6 |
1417202 |
0 |
0 |
0 |
T8 |
248328 |
0 |
0 |
0 |
T9 |
975518 |
0 |
0 |
0 |
T10 |
218846 |
7 |
0 |
0 |
T11 |
59804 |
0 |
0 |
0 |
T12 |
0 |
22 |
0 |
0 |
T13 |
0 |
7 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T15 |
6730 |
0 |
0 |
0 |
T16 |
2998 |
0 |
0 |
0 |
T17 |
11994 |
0 |
0 |
0 |
T19 |
19860 |
0 |
0 |
0 |
T109 |
0 |
7 |
0 |
0 |
T110 |
0 |
7 |
0 |
0 |
T129 |
0 |
7 |
0 |
0 |
T133 |
0 |
7 |
0 |
0 |
T171 |
0 |
7 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115239000 |
817 |
0 |
0 |
T5 |
163774 |
18 |
0 |
0 |
T6 |
176480 |
0 |
0 |
0 |
T8 |
48418 |
0 |
0 |
0 |
T9 |
161260 |
0 |
0 |
0 |
T10 |
24624 |
7 |
0 |
0 |
T11 |
51434 |
0 |
0 |
0 |
T12 |
0 |
22 |
0 |
0 |
T13 |
0 |
7 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T15 |
576 |
0 |
0 |
0 |
T16 |
416 |
0 |
0 |
0 |
T17 |
1008 |
0 |
0 |
0 |
T19 |
1844 |
0 |
0 |
0 |
T109 |
0 |
7 |
0 |
0 |
T110 |
0 |
7 |
0 |
0 |
T129 |
0 |
7 |
0 |
0 |
T133 |
0 |
7 |
0 |
0 |
T171 |
0 |
7 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T7,T4 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T7,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112265269 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38413000 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T7,T4 |
0 | 1 | Covered | T5,T10,T13 |
1 | 0 | Covered | T5,T10,T13 |
1 | 1 | Covered | T5,T10,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T10,T13 |
1 | 0 | Covered | T5,T10,T13 |
1 | 1 | Covered | T5,T10,T13 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T7,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112265269 |
310 |
0 |
0 |
T5 |
90775 |
9 |
0 |
0 |
T6 |
708601 |
0 |
0 |
0 |
T8 |
124164 |
0 |
0 |
0 |
T9 |
487759 |
0 |
0 |
0 |
T10 |
109423 |
2 |
0 |
0 |
T11 |
29902 |
0 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
3365 |
0 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
5997 |
0 |
0 |
0 |
T19 |
9930 |
0 |
0 |
0 |
T109 |
0 |
2 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T129 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T171 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38413000 |
310 |
0 |
0 |
T5 |
81887 |
9 |
0 |
0 |
T6 |
88240 |
0 |
0 |
0 |
T8 |
24209 |
0 |
0 |
0 |
T9 |
80630 |
0 |
0 |
0 |
T10 |
12312 |
2 |
0 |
0 |
T11 |
25717 |
0 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
208 |
0 |
0 |
0 |
T17 |
504 |
0 |
0 |
0 |
T19 |
922 |
0 |
0 |
0 |
T109 |
0 |
2 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T129 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T171 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T7,T4 |
0 | 1 | Covered | T5,T10,T12 |
1 | 0 | Covered | T5,T10,T12 |
1 | 1 | Covered | T5,T10,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T10,T12 |
1 | 0 | Covered | T5,T10,T12 |
1 | 1 | Covered | T5,T10,T12 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T7,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112265269 |
507 |
0 |
0 |
T5 |
90775 |
9 |
0 |
0 |
T6 |
708601 |
0 |
0 |
0 |
T8 |
124164 |
0 |
0 |
0 |
T9 |
487759 |
0 |
0 |
0 |
T10 |
109423 |
5 |
0 |
0 |
T11 |
29902 |
0 |
0 |
0 |
T12 |
0 |
22 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
3365 |
0 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
5997 |
0 |
0 |
0 |
T19 |
9930 |
0 |
0 |
0 |
T109 |
0 |
5 |
0 |
0 |
T110 |
0 |
5 |
0 |
0 |
T129 |
0 |
5 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T171 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38413000 |
507 |
0 |
0 |
T5 |
81887 |
9 |
0 |
0 |
T6 |
88240 |
0 |
0 |
0 |
T8 |
24209 |
0 |
0 |
0 |
T9 |
80630 |
0 |
0 |
0 |
T10 |
12312 |
5 |
0 |
0 |
T11 |
25717 |
0 |
0 |
0 |
T12 |
0 |
22 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
208 |
0 |
0 |
0 |
T17 |
504 |
0 |
0 |
0 |
T19 |
922 |
0 |
0 |
0 |
T109 |
0 |
5 |
0 |
0 |
T110 |
0 |
5 |
0 |
0 |
T129 |
0 |
5 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T171 |
0 |
5 |
0 |
0 |