Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_mubi4_sync
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_scanmode_sync 100.00 100.00



Module Instance : tb.dut.u_scanmode_sync

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
85.96 89.91 78.43 96.94 78.12 86.36 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : prim_mubi4_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 3 3 100.00 3 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 3 3 100.00 3 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
NumCopiesMustBeGreaterZero_A 682 682 0 0
OutputsKnown_A 110591729 110530933 0 0
gen_no_flops.OutputDelay_A 110591729 110530933 0 0


NumCopiesMustBeGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 682 682 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T22 1 1 0 0

OutputsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

gen_no_flops.OutputDelay_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%