Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T10,T11 |
0 | 1 | Covered | T4,T13,T84 |
1 | 0 | Covered | T4,T13,T84 |
1 | 1 | Covered | T4,T13,T84 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T13,T84 |
1 | 0 | Covered | T4,T13,T84 |
1 | 1 | Covered | T4,T13,T84 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T10,T11 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
331775187 |
735 |
0 |
0 |
T4 |
171748 |
7 |
0 |
0 |
T5 |
1914954 |
0 |
0 |
0 |
T6 |
66140 |
0 |
0 |
0 |
T7 |
215268 |
0 |
0 |
0 |
T12 |
312258 |
0 |
0 |
0 |
T13 |
156818 |
13 |
0 |
0 |
T14 |
22140 |
0 |
0 |
0 |
T16 |
1441730 |
0 |
0 |
0 |
T17 |
24926 |
0 |
0 |
0 |
T18 |
259136 |
0 |
0 |
0 |
T78 |
0 |
7 |
0 |
0 |
T84 |
0 |
18 |
0 |
0 |
T85 |
0 |
10 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T156 |
0 |
8 |
0 |
0 |
T157 |
0 |
7 |
0 |
0 |
T158 |
0 |
14 |
0 |
0 |
T159 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115626819 |
735 |
0 |
0 |
T4 |
39048 |
7 |
0 |
0 |
T5 |
237816 |
0 |
0 |
0 |
T6 |
9128 |
0 |
0 |
0 |
T7 |
52224 |
0 |
0 |
0 |
T12 |
99934 |
0 |
0 |
0 |
T13 |
256420 |
13 |
0 |
0 |
T14 |
160 |
0 |
0 |
0 |
T16 |
210780 |
0 |
0 |
0 |
T17 |
9056 |
0 |
0 |
0 |
T18 |
330386 |
0 |
0 |
0 |
T78 |
0 |
7 |
0 |
0 |
T84 |
0 |
18 |
0 |
0 |
T85 |
0 |
10 |
0 |
0 |
T155 |
0 |
2 |
0 |
0 |
T156 |
0 |
8 |
0 |
0 |
T157 |
0 |
7 |
0 |
0 |
T158 |
0 |
14 |
0 |
0 |
T159 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T10,T11 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T10,T11 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T10,T11 |
0 | 1 | Covered | T4,T13,T84 |
1 | 0 | Covered | T4,T13,T84 |
1 | 1 | Covered | T4,T13,T84 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T13,T84 |
1 | 0 | Covered | T4,T13,T84 |
1 | 1 | Covered | T4,T13,T84 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T10,T11 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
283 |
0 |
0 |
T4 |
85874 |
2 |
0 |
0 |
T5 |
957477 |
0 |
0 |
0 |
T6 |
33070 |
0 |
0 |
0 |
T7 |
107634 |
0 |
0 |
0 |
T12 |
156129 |
0 |
0 |
0 |
T13 |
78409 |
7 |
0 |
0 |
T14 |
11070 |
0 |
0 |
0 |
T16 |
720865 |
0 |
0 |
0 |
T17 |
12463 |
0 |
0 |
0 |
T18 |
129568 |
0 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T84 |
0 |
9 |
0 |
0 |
T85 |
0 |
5 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T156 |
0 |
4 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
7 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
283 |
0 |
0 |
T4 |
19524 |
2 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T6 |
4564 |
0 |
0 |
0 |
T7 |
26112 |
0 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T13 |
128210 |
7 |
0 |
0 |
T14 |
80 |
0 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T84 |
0 |
9 |
0 |
0 |
T85 |
0 |
5 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T156 |
0 |
4 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
7 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T10,T11 |
0 | 1 | Covered | T4,T13,T84 |
1 | 0 | Covered | T4,T13,T84 |
1 | 1 | Covered | T4,T13,T84 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T13,T84 |
1 | 0 | Covered | T4,T13,T84 |
1 | 1 | Covered | T4,T13,T84 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T10,T11 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
452 |
0 |
0 |
T4 |
85874 |
5 |
0 |
0 |
T5 |
957477 |
0 |
0 |
0 |
T6 |
33070 |
0 |
0 |
0 |
T7 |
107634 |
0 |
0 |
0 |
T12 |
156129 |
0 |
0 |
0 |
T13 |
78409 |
6 |
0 |
0 |
T14 |
11070 |
0 |
0 |
0 |
T16 |
720865 |
0 |
0 |
0 |
T17 |
12463 |
0 |
0 |
0 |
T18 |
129568 |
0 |
0 |
0 |
T78 |
0 |
5 |
0 |
0 |
T84 |
0 |
9 |
0 |
0 |
T85 |
0 |
5 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T156 |
0 |
4 |
0 |
0 |
T157 |
0 |
5 |
0 |
0 |
T158 |
0 |
7 |
0 |
0 |
T159 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
452 |
0 |
0 |
T4 |
19524 |
5 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T6 |
4564 |
0 |
0 |
0 |
T7 |
26112 |
0 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T13 |
128210 |
6 |
0 |
0 |
T14 |
80 |
0 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
T78 |
0 |
5 |
0 |
0 |
T84 |
0 |
9 |
0 |
0 |
T85 |
0 |
5 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T156 |
0 |
4 |
0 |
0 |
T157 |
0 |
5 |
0 |
0 |
T158 |
0 |
7 |
0 |
0 |
T159 |
0 |
5 |
0 |
0 |