Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T9,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T9,T4,T5 |
0 |
0 |
Covered |
T9,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T3,T10,T11 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
5482031 |
0 |
0 |
T4 |
19524 |
18338 |
0 |
0 |
T5 |
118908 |
56072 |
0 |
0 |
T6 |
4564 |
1586 |
0 |
0 |
T7 |
26112 |
25222 |
0 |
0 |
T8 |
0 |
33514 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T13 |
128210 |
48880 |
0 |
0 |
T14 |
80 |
0 |
0 |
0 |
T15 |
0 |
19828 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
T48 |
0 |
7134 |
0 |
0 |
T50 |
0 |
14194 |
0 |
0 |
T61 |
0 |
20676 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
25343663 |
0 |
0 |
T4 |
19524 |
19524 |
0 |
0 |
T5 |
118908 |
118772 |
0 |
0 |
T6 |
4564 |
4088 |
0 |
0 |
T7 |
26112 |
26112 |
0 |
0 |
T8 |
0 |
65840 |
0 |
0 |
T9 |
16 |
16 |
0 |
0 |
T12 |
49967 |
49504 |
0 |
0 |
T13 |
128210 |
127667 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T15 |
0 |
23754 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
25343663 |
0 |
0 |
T4 |
19524 |
19524 |
0 |
0 |
T5 |
118908 |
118772 |
0 |
0 |
T6 |
4564 |
4088 |
0 |
0 |
T7 |
26112 |
26112 |
0 |
0 |
T8 |
0 |
65840 |
0 |
0 |
T9 |
16 |
16 |
0 |
0 |
T12 |
49967 |
49504 |
0 |
0 |
T13 |
128210 |
127667 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T15 |
0 |
23754 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
25343663 |
0 |
0 |
T4 |
19524 |
19524 |
0 |
0 |
T5 |
118908 |
118772 |
0 |
0 |
T6 |
4564 |
4088 |
0 |
0 |
T7 |
26112 |
26112 |
0 |
0 |
T8 |
0 |
65840 |
0 |
0 |
T9 |
16 |
16 |
0 |
0 |
T12 |
49967 |
49504 |
0 |
0 |
T13 |
128210 |
127667 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T15 |
0 |
23754 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
5482031 |
0 |
0 |
T4 |
19524 |
18338 |
0 |
0 |
T5 |
118908 |
56072 |
0 |
0 |
T6 |
4564 |
1586 |
0 |
0 |
T7 |
26112 |
25222 |
0 |
0 |
T8 |
0 |
33514 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T13 |
128210 |
48880 |
0 |
0 |
T14 |
80 |
0 |
0 |
0 |
T15 |
0 |
19828 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
T48 |
0 |
7134 |
0 |
0 |
T50 |
0 |
14194 |
0 |
0 |
T61 |
0 |
20676 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T9,T4,T5 |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T9,T4,T5 |
0 |
0 |
Covered |
T9,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T3,T10,T11 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
5786534 |
0 |
0 |
T4 |
19524 |
19268 |
0 |
0 |
T5 |
118908 |
58568 |
0 |
0 |
T6 |
4564 |
1800 |
0 |
0 |
T7 |
26112 |
26032 |
0 |
0 |
T8 |
0 |
34592 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T13 |
128210 |
50539 |
0 |
0 |
T14 |
80 |
0 |
0 |
0 |
T15 |
0 |
21242 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
T48 |
0 |
7590 |
0 |
0 |
T50 |
0 |
14736 |
0 |
0 |
T61 |
0 |
22048 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
25343663 |
0 |
0 |
T4 |
19524 |
19524 |
0 |
0 |
T5 |
118908 |
118772 |
0 |
0 |
T6 |
4564 |
4088 |
0 |
0 |
T7 |
26112 |
26112 |
0 |
0 |
T8 |
0 |
65840 |
0 |
0 |
T9 |
16 |
16 |
0 |
0 |
T12 |
49967 |
49504 |
0 |
0 |
T13 |
128210 |
127667 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T15 |
0 |
23754 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
25343663 |
0 |
0 |
T4 |
19524 |
19524 |
0 |
0 |
T5 |
118908 |
118772 |
0 |
0 |
T6 |
4564 |
4088 |
0 |
0 |
T7 |
26112 |
26112 |
0 |
0 |
T8 |
0 |
65840 |
0 |
0 |
T9 |
16 |
16 |
0 |
0 |
T12 |
49967 |
49504 |
0 |
0 |
T13 |
128210 |
127667 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T15 |
0 |
23754 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
25343663 |
0 |
0 |
T4 |
19524 |
19524 |
0 |
0 |
T5 |
118908 |
118772 |
0 |
0 |
T6 |
4564 |
4088 |
0 |
0 |
T7 |
26112 |
26112 |
0 |
0 |
T8 |
0 |
65840 |
0 |
0 |
T9 |
16 |
16 |
0 |
0 |
T12 |
49967 |
49504 |
0 |
0 |
T13 |
128210 |
127667 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T15 |
0 |
23754 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
5786534 |
0 |
0 |
T4 |
19524 |
19268 |
0 |
0 |
T5 |
118908 |
58568 |
0 |
0 |
T6 |
4564 |
1800 |
0 |
0 |
T7 |
26112 |
26032 |
0 |
0 |
T8 |
0 |
34592 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T13 |
128210 |
50539 |
0 |
0 |
T14 |
80 |
0 |
0 |
0 |
T15 |
0 |
21242 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
T48 |
0 |
7590 |
0 |
0 |
T50 |
0 |
14736 |
0 |
0 |
T61 |
0 |
22048 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T9,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T9,T4,T5 |
0 |
0 |
Covered |
T9,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T3,T10,T11 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
25343663 |
0 |
0 |
T4 |
19524 |
19524 |
0 |
0 |
T5 |
118908 |
118772 |
0 |
0 |
T6 |
4564 |
4088 |
0 |
0 |
T7 |
26112 |
26112 |
0 |
0 |
T8 |
0 |
65840 |
0 |
0 |
T9 |
16 |
16 |
0 |
0 |
T12 |
49967 |
49504 |
0 |
0 |
T13 |
128210 |
127667 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T15 |
0 |
23754 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
25343663 |
0 |
0 |
T4 |
19524 |
19524 |
0 |
0 |
T5 |
118908 |
118772 |
0 |
0 |
T6 |
4564 |
4088 |
0 |
0 |
T7 |
26112 |
26112 |
0 |
0 |
T8 |
0 |
65840 |
0 |
0 |
T9 |
16 |
16 |
0 |
0 |
T12 |
49967 |
49504 |
0 |
0 |
T13 |
128210 |
127667 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T15 |
0 |
23754 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
25343663 |
0 |
0 |
T4 |
19524 |
19524 |
0 |
0 |
T5 |
118908 |
118772 |
0 |
0 |
T6 |
4564 |
4088 |
0 |
0 |
T7 |
26112 |
26112 |
0 |
0 |
T8 |
0 |
65840 |
0 |
0 |
T9 |
16 |
16 |
0 |
0 |
T12 |
49967 |
49504 |
0 |
0 |
T13 |
128210 |
127667 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T15 |
0 |
23754 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
4528 |
0 |
0 |
0 |
T18 |
165193 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T21,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T10,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T10,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T10,T21,T22 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T10,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T21,T22 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T10,T21,T22 |
1 | 0 | 1 | Covered | T10,T21,T22 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T21,T22 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T21,T22 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T21,T22 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T21,T22 |
1 | 0 | Covered | T10,T21,T22 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T21,T22 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T10,T11 |
0 |
0 |
Covered |
T3,T10,T11 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T21,T22 |
0 |
Covered |
T3,T10,T11 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
1890142 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
555 |
0 |
0 |
T11 |
288 |
0 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
0 |
865 |
0 |
0 |
T19 |
91851 |
0 |
0 |
0 |
T21 |
325702 |
55801 |
0 |
0 |
T22 |
79813 |
30990 |
0 |
0 |
T55 |
0 |
69 |
0 |
0 |
T56 |
0 |
83064 |
0 |
0 |
T57 |
0 |
2088 |
0 |
0 |
T58 |
0 |
1275 |
0 |
0 |
T59 |
0 |
1676 |
0 |
0 |
T60 |
0 |
106 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
12625637 |
0 |
0 |
T3 |
864 |
864 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
1736 |
0 |
0 |
T11 |
288 |
288 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
0 |
100320 |
0 |
0 |
T17 |
0 |
4528 |
0 |
0 |
T18 |
0 |
157992 |
0 |
0 |
T19 |
91851 |
88600 |
0 |
0 |
T21 |
325702 |
319735 |
0 |
0 |
T22 |
79813 |
78176 |
0 |
0 |
T55 |
0 |
480 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
12625637 |
0 |
0 |
T3 |
864 |
864 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
1736 |
0 |
0 |
T11 |
288 |
288 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
0 |
100320 |
0 |
0 |
T17 |
0 |
4528 |
0 |
0 |
T18 |
0 |
157992 |
0 |
0 |
T19 |
91851 |
88600 |
0 |
0 |
T21 |
325702 |
319735 |
0 |
0 |
T22 |
79813 |
78176 |
0 |
0 |
T55 |
0 |
480 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
12625637 |
0 |
0 |
T3 |
864 |
864 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
1736 |
0 |
0 |
T11 |
288 |
288 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
0 |
100320 |
0 |
0 |
T17 |
0 |
4528 |
0 |
0 |
T18 |
0 |
157992 |
0 |
0 |
T19 |
91851 |
88600 |
0 |
0 |
T21 |
325702 |
319735 |
0 |
0 |
T22 |
79813 |
78176 |
0 |
0 |
T55 |
0 |
480 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
1890142 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
555 |
0 |
0 |
T11 |
288 |
0 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
0 |
865 |
0 |
0 |
T19 |
91851 |
0 |
0 |
0 |
T21 |
325702 |
55801 |
0 |
0 |
T22 |
79813 |
30990 |
0 |
0 |
T55 |
0 |
69 |
0 |
0 |
T56 |
0 |
83064 |
0 |
0 |
T57 |
0 |
2088 |
0 |
0 |
T58 |
0 |
1275 |
0 |
0 |
T59 |
0 |
1676 |
0 |
0 |
T60 |
0 |
106 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T10,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T10,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T10,T21,T22 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T10,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T21,T22 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T21,T22 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T10,T21,T22 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T10,T21,T22 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T10,T11 |
0 |
0 |
Covered |
T3,T10,T11 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T21,T22 |
0 |
Covered |
T3,T10,T11 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
60766 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
17 |
0 |
0 |
T11 |
288 |
0 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
0 |
27 |
0 |
0 |
T19 |
91851 |
0 |
0 |
0 |
T21 |
325702 |
1799 |
0 |
0 |
T22 |
79813 |
994 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2668 |
0 |
0 |
T57 |
0 |
67 |
0 |
0 |
T58 |
0 |
41 |
0 |
0 |
T59 |
0 |
53 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
12625637 |
0 |
0 |
T3 |
864 |
864 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
1736 |
0 |
0 |
T11 |
288 |
288 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
0 |
100320 |
0 |
0 |
T17 |
0 |
4528 |
0 |
0 |
T18 |
0 |
157992 |
0 |
0 |
T19 |
91851 |
88600 |
0 |
0 |
T21 |
325702 |
319735 |
0 |
0 |
T22 |
79813 |
78176 |
0 |
0 |
T55 |
0 |
480 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
12625637 |
0 |
0 |
T3 |
864 |
864 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
1736 |
0 |
0 |
T11 |
288 |
288 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
0 |
100320 |
0 |
0 |
T17 |
0 |
4528 |
0 |
0 |
T18 |
0 |
157992 |
0 |
0 |
T19 |
91851 |
88600 |
0 |
0 |
T21 |
325702 |
319735 |
0 |
0 |
T22 |
79813 |
78176 |
0 |
0 |
T55 |
0 |
480 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
12625637 |
0 |
0 |
T3 |
864 |
864 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
1736 |
0 |
0 |
T11 |
288 |
288 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
0 |
100320 |
0 |
0 |
T17 |
0 |
4528 |
0 |
0 |
T18 |
0 |
157992 |
0 |
0 |
T19 |
91851 |
88600 |
0 |
0 |
T21 |
325702 |
319735 |
0 |
0 |
T22 |
79813 |
78176 |
0 |
0 |
T55 |
0 |
480 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38542273 |
60766 |
0 |
0 |
T4 |
19524 |
0 |
0 |
0 |
T5 |
118908 |
0 |
0 |
0 |
T9 |
16 |
0 |
0 |
0 |
T10 |
1736 |
17 |
0 |
0 |
T11 |
288 |
0 |
0 |
0 |
T12 |
49967 |
0 |
0 |
0 |
T16 |
105390 |
0 |
0 |
0 |
T17 |
0 |
27 |
0 |
0 |
T19 |
91851 |
0 |
0 |
0 |
T21 |
325702 |
1799 |
0 |
0 |
T22 |
79813 |
994 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2668 |
0 |
0 |
T57 |
0 |
67 |
0 |
0 |
T58 |
0 |
41 |
0 |
0 |
T59 |
0 |
53 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T9,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T9,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T9,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T9,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
481002 |
0 |
0 |
T4 |
85874 |
832 |
0 |
0 |
T5 |
957477 |
832 |
0 |
0 |
T6 |
33070 |
832 |
0 |
0 |
T7 |
107634 |
832 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
2776 |
832 |
0 |
0 |
T12 |
156129 |
832 |
0 |
0 |
T13 |
78409 |
5238 |
0 |
0 |
T14 |
0 |
3681 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
720865 |
0 |
0 |
0 |
T17 |
12463 |
0 |
0 |
0 |
T18 |
129568 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
481002 |
0 |
0 |
T4 |
85874 |
832 |
0 |
0 |
T5 |
957477 |
832 |
0 |
0 |
T6 |
33070 |
832 |
0 |
0 |
T7 |
107634 |
832 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
2776 |
832 |
0 |
0 |
T12 |
156129 |
832 |
0 |
0 |
T13 |
78409 |
5238 |
0 |
0 |
T14 |
0 |
3681 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
720865 |
0 |
0 |
0 |
T17 |
12463 |
0 |
0 |
0 |
T18 |
129568 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T21,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T10,T21,T22 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T21,T22 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T10,T21,T22 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T21,T22 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T10,T21,T22 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T10,T21,T22 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T21,T22 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
86084 |
0 |
0 |
T4 |
85874 |
0 |
0 |
0 |
T5 |
957477 |
0 |
0 |
0 |
T9 |
2776 |
0 |
0 |
0 |
T10 |
2628 |
26 |
0 |
0 |
T11 |
1875 |
0 |
0 |
0 |
T12 |
156129 |
0 |
0 |
0 |
T17 |
0 |
355 |
0 |
0 |
T19 |
453004 |
0 |
0 |
0 |
T20 |
1087 |
0 |
0 |
0 |
T21 |
227553 |
879 |
0 |
0 |
T22 |
491091 |
2328 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T56 |
0 |
1303 |
0 |
0 |
T57 |
0 |
176 |
0 |
0 |
T58 |
0 |
46 |
0 |
0 |
T59 |
0 |
25 |
0 |
0 |
T60 |
0 |
23 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
110530933 |
0 |
0 |
T1 |
11706 |
9460 |
0 |
0 |
T2 |
1072 |
989 |
0 |
0 |
T3 |
2640 |
2557 |
0 |
0 |
T9 |
2776 |
2686 |
0 |
0 |
T10 |
2628 |
2575 |
0 |
0 |
T11 |
1875 |
1813 |
0 |
0 |
T19 |
453004 |
452939 |
0 |
0 |
T20 |
1087 |
1007 |
0 |
0 |
T21 |
227553 |
227489 |
0 |
0 |
T22 |
491091 |
491009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110591729 |
86084 |
0 |
0 |
T4 |
85874 |
0 |
0 |
0 |
T5 |
957477 |
0 |
0 |
0 |
T9 |
2776 |
0 |
0 |
0 |
T10 |
2628 |
26 |
0 |
0 |
T11 |
1875 |
0 |
0 |
0 |
T12 |
156129 |
0 |
0 |
0 |
T17 |
0 |
355 |
0 |
0 |
T19 |
453004 |
0 |
0 |
0 |
T20 |
1087 |
0 |
0 |
0 |
T21 |
227553 |
879 |
0 |
0 |
T22 |
491091 |
2328 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T56 |
0 |
1303 |
0 |
0 |
T57 |
0 |
176 |
0 |
0 |
T58 |
0 |
46 |
0 |
0 |
T59 |
0 |
25 |
0 |
0 |
T60 |
0 |
23 |
0 |
0 |