dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
58.33 100.00 16.67 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.66 99.29 91.20 91.67 96.13 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.45 94.37 70.83 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT9,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT9,T4,T5
10Not Covered
11CoveredT4,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT9,T4,T5
101Not Covered
110Not Covered
111CoveredT4,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T5,T6
110Not Covered
111CoveredT4,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT4,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T9,T4,T5
0 0 Covered T9,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T3,T10,T11


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38542273 5482031 0 0
DepthKnown_A 38542273 25343663 0 0
RvalidKnown_A 38542273 25343663 0 0
WreadyKnown_A 38542273 25343663 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38542273 5482031 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 5482031 0 0
T4 19524 18338 0 0
T5 118908 56072 0 0
T6 4564 1586 0 0
T7 26112 25222 0 0
T8 0 33514 0 0
T12 49967 0 0 0
T13 128210 48880 0 0
T14 80 0 0 0
T15 0 19828 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0
T48 0 7134 0 0
T50 0 14194 0 0
T61 0 20676 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 25343663 0 0
T4 19524 19524 0 0
T5 118908 118772 0 0
T6 4564 4088 0 0
T7 26112 26112 0 0
T8 0 65840 0 0
T9 16 16 0 0
T12 49967 49504 0 0
T13 128210 127667 0 0
T14 0 80 0 0
T15 0 23754 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 25343663 0 0
T4 19524 19524 0 0
T5 118908 118772 0 0
T6 4564 4088 0 0
T7 26112 26112 0 0
T8 0 65840 0 0
T9 16 16 0 0
T12 49967 49504 0 0
T13 128210 127667 0 0
T14 0 80 0 0
T15 0 23754 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 25343663 0 0
T4 19524 19524 0 0
T5 118908 118772 0 0
T6 4564 4088 0 0
T7 26112 26112 0 0
T8 0 65840 0 0
T9 16 16 0 0
T12 49967 49504 0 0
T13 128210 127667 0 0
T14 0 80 0 0
T15 0 23754 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 5482031 0 0
T4 19524 18338 0 0
T5 118908 56072 0 0
T6 4564 1586 0 0
T7 26112 25222 0 0
T8 0 33514 0 0
T12 49967 0 0 0
T13 128210 48880 0 0
T14 80 0 0 0
T15 0 19828 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0
T48 0 7134 0 0
T50 0 14194 0 0
T61 0 20676 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT9,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT9,T4,T5
10Not Covered
11CoveredT4,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT9,T4,T5
101CoveredT4,T5,T6
110Not Covered
111CoveredT4,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T5,T6
110Not Covered
111CoveredT4,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT4,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T9,T4,T5
0 0 Covered T9,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T3,T10,T11


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38542273 5786534 0 0
DepthKnown_A 38542273 25343663 0 0
RvalidKnown_A 38542273 25343663 0 0
WreadyKnown_A 38542273 25343663 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38542273 5786534 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 5786534 0 0
T4 19524 19268 0 0
T5 118908 58568 0 0
T6 4564 1800 0 0
T7 26112 26032 0 0
T8 0 34592 0 0
T12 49967 0 0 0
T13 128210 50539 0 0
T14 80 0 0 0
T15 0 21242 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0
T48 0 7590 0 0
T50 0 14736 0 0
T61 0 22048 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 25343663 0 0
T4 19524 19524 0 0
T5 118908 118772 0 0
T6 4564 4088 0 0
T7 26112 26112 0 0
T8 0 65840 0 0
T9 16 16 0 0
T12 49967 49504 0 0
T13 128210 127667 0 0
T14 0 80 0 0
T15 0 23754 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 25343663 0 0
T4 19524 19524 0 0
T5 118908 118772 0 0
T6 4564 4088 0 0
T7 26112 26112 0 0
T8 0 65840 0 0
T9 16 16 0 0
T12 49967 49504 0 0
T13 128210 127667 0 0
T14 0 80 0 0
T15 0 23754 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 25343663 0 0
T4 19524 19524 0 0
T5 118908 118772 0 0
T6 4564 4088 0 0
T7 26112 26112 0 0
T8 0 65840 0 0
T9 16 16 0 0
T12 49967 49504 0 0
T13 128210 127667 0 0
T14 0 80 0 0
T15 0 23754 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 5786534 0 0
T4 19524 19268 0 0
T5 118908 58568 0 0
T6 4564 1800 0 0
T7 26112 26032 0 0
T8 0 34592 0 0
T12 49967 0 0 0
T13 128210 50539 0 0
T14 80 0 0 0
T15 0 21242 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0
T48 0 7590 0 0
T50 0 14736 0 0
T61 0 22048 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT9,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT9,T4,T5
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT9,T4,T5
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T9,T4,T5
0 0 Covered T9,T4,T5


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T3,T10,T11


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38542273 0 0 0
DepthKnown_A 38542273 25343663 0 0
RvalidKnown_A 38542273 25343663 0 0
WreadyKnown_A 38542273 25343663 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38542273 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 25343663 0 0
T4 19524 19524 0 0
T5 118908 118772 0 0
T6 4564 4088 0 0
T7 26112 26112 0 0
T8 0 65840 0 0
T9 16 16 0 0
T12 49967 49504 0 0
T13 128210 127667 0 0
T14 0 80 0 0
T15 0 23754 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 25343663 0 0
T4 19524 19524 0 0
T5 118908 118772 0 0
T6 4564 4088 0 0
T7 26112 26112 0 0
T8 0 65840 0 0
T9 16 16 0 0
T12 49967 49504 0 0
T13 128210 127667 0 0
T14 0 80 0 0
T15 0 23754 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 25343663 0 0
T4 19524 19524 0 0
T5 118908 118772 0 0
T6 4564 4088 0 0
T7 26112 26112 0 0
T8 0 65840 0 0
T9 16 16 0 0
T12 49967 49504 0 0
T13 128210 127667 0 0
T14 0 80 0 0
T15 0 23754 0 0
T16 105390 0 0 0
T17 4528 0 0 0
T18 165193 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT10,T21,T22
10CoveredT1,T2,T3
11CoveredT3,T10,T11

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T10,T11
10Not Covered
11CoveredT10,T21,T22

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T10,T11
101Not Covered
110Not Covered
111CoveredT10,T21,T22

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT10,T21,T22
101CoveredT10,T21,T22
110Not Covered
111CoveredT10,T21,T22

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT10,T21,T22

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT10,T21,T22

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT10,T21,T22
10CoveredT10,T21,T22
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T10,T21,T22
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T10,T11
0 0 Covered T3,T10,T11


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T10,T21,T22
0 Covered T3,T10,T11


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38542273 1890142 0 0
DepthKnown_A 38542273 12625637 0 0
RvalidKnown_A 38542273 12625637 0 0
WreadyKnown_A 38542273 12625637 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38542273 1890142 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 1890142 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 555 0 0
T11 288 0 0 0
T12 49967 0 0 0
T16 105390 0 0 0
T17 0 865 0 0
T19 91851 0 0 0
T21 325702 55801 0 0
T22 79813 30990 0 0
T55 0 69 0 0
T56 0 83064 0 0
T57 0 2088 0 0
T58 0 1275 0 0
T59 0 1676 0 0
T60 0 106 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 12625637 0 0
T3 864 864 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 1736 0 0
T11 288 288 0 0
T12 49967 0 0 0
T16 0 100320 0 0
T17 0 4528 0 0
T18 0 157992 0 0
T19 91851 88600 0 0
T21 325702 319735 0 0
T22 79813 78176 0 0
T55 0 480 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 12625637 0 0
T3 864 864 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 1736 0 0
T11 288 288 0 0
T12 49967 0 0 0
T16 0 100320 0 0
T17 0 4528 0 0
T18 0 157992 0 0
T19 91851 88600 0 0
T21 325702 319735 0 0
T22 79813 78176 0 0
T55 0 480 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 12625637 0 0
T3 864 864 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 1736 0 0
T11 288 288 0 0
T12 49967 0 0 0
T16 0 100320 0 0
T17 0 4528 0 0
T18 0 157992 0 0
T19 91851 88600 0 0
T21 325702 319735 0 0
T22 79813 78176 0 0
T55 0 480 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 1890142 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 555 0 0
T11 288 0 0 0
T12 49967 0 0 0
T16 105390 0 0 0
T17 0 865 0 0
T19 91851 0 0 0
T21 325702 55801 0 0
T22 79813 30990 0 0
T55 0 69 0 0
T56 0 83064 0 0
T57 0 2088 0 0
T58 0 1275 0 0
T59 0 1676 0 0
T60 0 106 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T10,T11

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T10,T11
10Not Covered
11CoveredT10,T21,T22

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T10,T11
101Not Covered
110Not Covered
111CoveredT10,T21,T22

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT10,T21,T22

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT10,T21,T22
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T10,T21,T22


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T10,T11
0 0 Covered T3,T10,T11


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T10,T21,T22
0 Covered T3,T10,T11


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 38542273 60766 0 0
DepthKnown_A 38542273 12625637 0 0
RvalidKnown_A 38542273 12625637 0 0
WreadyKnown_A 38542273 12625637 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 38542273 60766 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 60766 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 17 0 0
T11 288 0 0 0
T12 49967 0 0 0
T16 105390 0 0 0
T17 0 27 0 0
T19 91851 0 0 0
T21 325702 1799 0 0
T22 79813 994 0 0
T55 0 2 0 0
T56 0 2668 0 0
T57 0 67 0 0
T58 0 41 0 0
T59 0 53 0 0
T60 0 4 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 12625637 0 0
T3 864 864 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 1736 0 0
T11 288 288 0 0
T12 49967 0 0 0
T16 0 100320 0 0
T17 0 4528 0 0
T18 0 157992 0 0
T19 91851 88600 0 0
T21 325702 319735 0 0
T22 79813 78176 0 0
T55 0 480 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 12625637 0 0
T3 864 864 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 1736 0 0
T11 288 288 0 0
T12 49967 0 0 0
T16 0 100320 0 0
T17 0 4528 0 0
T18 0 157992 0 0
T19 91851 88600 0 0
T21 325702 319735 0 0
T22 79813 78176 0 0
T55 0 480 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 12625637 0 0
T3 864 864 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 1736 0 0
T11 288 288 0 0
T12 49967 0 0 0
T16 0 100320 0 0
T17 0 4528 0 0
T18 0 157992 0 0
T19 91851 88600 0 0
T21 325702 319735 0 0
T22 79813 78176 0 0
T55 0 480 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 38542273 60766 0 0
T4 19524 0 0 0
T5 118908 0 0 0
T9 16 0 0 0
T10 1736 17 0 0
T11 288 0 0 0
T12 49967 0 0 0
T16 105390 0 0 0
T17 0 27 0 0
T19 91851 0 0 0
T21 325702 1799 0 0
T22 79813 994 0 0
T55 0 2 0 0
T56 0 2668 0 0
T57 0 67 0 0
T58 0 41 0 0
T59 0 53 0 0
T60 0 4 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT9,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT9,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT9,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT9,T12,T13
110Not Covered
111CoveredT9,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT9,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T9,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T9,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 110591729 481002 0 0
DepthKnown_A 110591729 110530933 0 0
RvalidKnown_A 110591729 110530933 0 0
WreadyKnown_A 110591729 110530933 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 110591729 481002 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 481002 0 0
T4 85874 832 0 0
T5 957477 832 0 0
T6 33070 832 0 0
T7 107634 832 0 0
T8 0 832 0 0
T9 2776 832 0 0
T12 156129 832 0 0
T13 78409 5238 0 0
T14 0 3681 0 0
T15 0 832 0 0
T16 720865 0 0 0
T17 12463 0 0 0
T18 129568 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 481002 0 0
T4 85874 832 0 0
T5 957477 832 0 0
T6 33070 832 0 0
T7 107634 832 0 0
T8 0 832 0 0
T9 2776 832 0 0
T12 156129 832 0 0
T13 78409 5238 0 0
T14 0 3681 0 0
T15 0 832 0 0
T16 720865 0 0 0
T17 12463 0 0 0
T18 129568 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 110591729 0 0 0
DepthKnown_A 110591729 110530933 0 0
RvalidKnown_A 110591729 110530933 0 0
WreadyKnown_A 110591729 110530933 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 110591729 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 110591729 0 0 0
DepthKnown_A 110591729 110530933 0 0
RvalidKnown_A 110591729 110530933 0 0
WreadyKnown_A 110591729 110530933 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 110591729 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT10,T21,T22
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT10,T21,T22

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT10,T21,T22

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT10,T21,T22
110Not Covered
111CoveredT10,T21,T22

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT10,T21,T22
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T10,T21,T22


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T10,T21,T22
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 110591729 86084 0 0
DepthKnown_A 110591729 110530933 0 0
RvalidKnown_A 110591729 110530933 0 0
WreadyKnown_A 110591729 110530933 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 110591729 86084 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 86084 0 0
T4 85874 0 0 0
T5 957477 0 0 0
T9 2776 0 0 0
T10 2628 26 0 0
T11 1875 0 0 0
T12 156129 0 0 0
T17 0 355 0 0
T19 453004 0 0 0
T20 1087 0 0 0
T21 227553 879 0 0
T22 491091 2328 0 0
T55 0 9 0 0
T56 0 1303 0 0
T57 0 176 0 0
T58 0 46 0 0
T59 0 25 0 0
T60 0 23 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 110530933 0 0
T1 11706 9460 0 0
T2 1072 989 0 0
T3 2640 2557 0 0
T9 2776 2686 0 0
T10 2628 2575 0 0
T11 1875 1813 0 0
T19 453004 452939 0 0
T20 1087 1007 0 0
T21 227553 227489 0 0
T22 491091 491009 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 110591729 86084 0 0
T4 85874 0 0 0
T5 957477 0 0 0
T9 2776 0 0 0
T10 2628 26 0 0
T11 1875 0 0 0
T12 156129 0 0 0
T17 0 355 0 0
T19 453004 0 0 0
T20 1087 0 0 0
T21 227553 879 0 0
T22 491091 2328 0 0
T55 0 9 0 0
T56 0 1303 0 0
T57 0 176 0 0
T58 0 46 0 0
T59 0 25 0 0
T60 0 23 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%