Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T4 |
| 0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
18044717 |
0 |
0 |
| T2 |
481552 |
94255 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
916 |
0 |
0 |
| T5 |
18299 |
16613 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
33140 |
0 |
0 |
| T8 |
197038 |
34 |
0 |
0 |
| T10 |
721568 |
195139 |
0 |
0 |
| T11 |
40367 |
16098 |
0 |
0 |
| T12 |
19525 |
18417 |
0 |
0 |
| T13 |
0 |
210136 |
0 |
0 |
| T35 |
0 |
3154 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
97159449 |
0 |
0 |
| T1 |
4112 |
4112 |
0 |
0 |
| T2 |
481552 |
379165 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
79106 |
0 |
0 |
| T5 |
18299 |
17872 |
0 |
0 |
| T6 |
165378 |
165094 |
0 |
0 |
| T7 |
363585 |
360733 |
0 |
0 |
| T8 |
197038 |
196568 |
0 |
0 |
| T10 |
721568 |
718490 |
0 |
0 |
| T11 |
40367 |
39738 |
0 |
0 |
| T12 |
0 |
19525 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
97159449 |
0 |
0 |
| T1 |
4112 |
4112 |
0 |
0 |
| T2 |
481552 |
379165 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
79106 |
0 |
0 |
| T5 |
18299 |
17872 |
0 |
0 |
| T6 |
165378 |
165094 |
0 |
0 |
| T7 |
363585 |
360733 |
0 |
0 |
| T8 |
197038 |
196568 |
0 |
0 |
| T10 |
721568 |
718490 |
0 |
0 |
| T11 |
40367 |
39738 |
0 |
0 |
| T12 |
0 |
19525 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
97159449 |
0 |
0 |
| T1 |
4112 |
4112 |
0 |
0 |
| T2 |
481552 |
379165 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
79106 |
0 |
0 |
| T5 |
18299 |
17872 |
0 |
0 |
| T6 |
165378 |
165094 |
0 |
0 |
| T7 |
363585 |
360733 |
0 |
0 |
| T8 |
197038 |
196568 |
0 |
0 |
| T10 |
721568 |
718490 |
0 |
0 |
| T11 |
40367 |
39738 |
0 |
0 |
| T12 |
0 |
19525 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
18044717 |
0 |
0 |
| T2 |
481552 |
94255 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
916 |
0 |
0 |
| T5 |
18299 |
16613 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
33140 |
0 |
0 |
| T8 |
197038 |
34 |
0 |
0 |
| T10 |
721568 |
195139 |
0 |
0 |
| T11 |
40367 |
16098 |
0 |
0 |
| T12 |
19525 |
18417 |
0 |
0 |
| T13 |
0 |
210136 |
0 |
0 |
| T35 |
0 |
3154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T4 |
| 0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
18973118 |
0 |
0 |
| T2 |
481552 |
99789 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
1040 |
0 |
0 |
| T5 |
18299 |
17568 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
34492 |
0 |
0 |
| T8 |
197038 |
32 |
0 |
0 |
| T10 |
721568 |
204376 |
0 |
0 |
| T11 |
40367 |
17154 |
0 |
0 |
| T12 |
19525 |
19261 |
0 |
0 |
| T13 |
0 |
219403 |
0 |
0 |
| T35 |
0 |
3352 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
97159449 |
0 |
0 |
| T1 |
4112 |
4112 |
0 |
0 |
| T2 |
481552 |
379165 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
79106 |
0 |
0 |
| T5 |
18299 |
17872 |
0 |
0 |
| T6 |
165378 |
165094 |
0 |
0 |
| T7 |
363585 |
360733 |
0 |
0 |
| T8 |
197038 |
196568 |
0 |
0 |
| T10 |
721568 |
718490 |
0 |
0 |
| T11 |
40367 |
39738 |
0 |
0 |
| T12 |
0 |
19525 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
97159449 |
0 |
0 |
| T1 |
4112 |
4112 |
0 |
0 |
| T2 |
481552 |
379165 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
79106 |
0 |
0 |
| T5 |
18299 |
17872 |
0 |
0 |
| T6 |
165378 |
165094 |
0 |
0 |
| T7 |
363585 |
360733 |
0 |
0 |
| T8 |
197038 |
196568 |
0 |
0 |
| T10 |
721568 |
718490 |
0 |
0 |
| T11 |
40367 |
39738 |
0 |
0 |
| T12 |
0 |
19525 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
97159449 |
0 |
0 |
| T1 |
4112 |
4112 |
0 |
0 |
| T2 |
481552 |
379165 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
79106 |
0 |
0 |
| T5 |
18299 |
17872 |
0 |
0 |
| T6 |
165378 |
165094 |
0 |
0 |
| T7 |
363585 |
360733 |
0 |
0 |
| T8 |
197038 |
196568 |
0 |
0 |
| T10 |
721568 |
718490 |
0 |
0 |
| T11 |
40367 |
39738 |
0 |
0 |
| T12 |
0 |
19525 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
18973118 |
0 |
0 |
| T2 |
481552 |
99789 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
1040 |
0 |
0 |
| T5 |
18299 |
17568 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
34492 |
0 |
0 |
| T8 |
197038 |
32 |
0 |
0 |
| T10 |
721568 |
204376 |
0 |
0 |
| T11 |
40367 |
17154 |
0 |
0 |
| T12 |
19525 |
19261 |
0 |
0 |
| T13 |
0 |
219403 |
0 |
0 |
| T35 |
0 |
3352 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T4 |
| 0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
97159449 |
0 |
0 |
| T1 |
4112 |
4112 |
0 |
0 |
| T2 |
481552 |
379165 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
79106 |
0 |
0 |
| T5 |
18299 |
17872 |
0 |
0 |
| T6 |
165378 |
165094 |
0 |
0 |
| T7 |
363585 |
360733 |
0 |
0 |
| T8 |
197038 |
196568 |
0 |
0 |
| T10 |
721568 |
718490 |
0 |
0 |
| T11 |
40367 |
39738 |
0 |
0 |
| T12 |
0 |
19525 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
97159449 |
0 |
0 |
| T1 |
4112 |
4112 |
0 |
0 |
| T2 |
481552 |
379165 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
79106 |
0 |
0 |
| T5 |
18299 |
17872 |
0 |
0 |
| T6 |
165378 |
165094 |
0 |
0 |
| T7 |
363585 |
360733 |
0 |
0 |
| T8 |
197038 |
196568 |
0 |
0 |
| T10 |
721568 |
718490 |
0 |
0 |
| T11 |
40367 |
39738 |
0 |
0 |
| T12 |
0 |
19525 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
97159449 |
0 |
0 |
| T1 |
4112 |
4112 |
0 |
0 |
| T2 |
481552 |
379165 |
0 |
0 |
| T3 |
7488 |
0 |
0 |
0 |
| T4 |
80214 |
79106 |
0 |
0 |
| T5 |
18299 |
17872 |
0 |
0 |
| T6 |
165378 |
165094 |
0 |
0 |
| T7 |
363585 |
360733 |
0 |
0 |
| T8 |
197038 |
196568 |
0 |
0 |
| T10 |
721568 |
718490 |
0 |
0 |
| T11 |
40367 |
39738 |
0 |
0 |
| T12 |
0 |
19525 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | 1 | Covered | T2,T3,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | Covered | T2,T3,T13 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T13 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T13 |
| 0 |
0 |
Covered |
T2,T3,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T13 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
5486437 |
0 |
0 |
| T2 |
481552 |
35427 |
0 |
0 |
| T3 |
7488 |
1965 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
14760 |
0 |
0 |
| T15 |
0 |
28793 |
0 |
0 |
| T19 |
0 |
8547 |
0 |
0 |
| T20 |
0 |
13147 |
0 |
0 |
| T31 |
0 |
4260 |
0 |
0 |
| T32 |
0 |
27610 |
0 |
0 |
| T41 |
0 |
27929 |
0 |
0 |
| T42 |
0 |
9010 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
27556535 |
0 |
0 |
| T2 |
481552 |
97264 |
0 |
0 |
| T3 |
7488 |
7488 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
159200 |
0 |
0 |
| T15 |
0 |
75400 |
0 |
0 |
| T17 |
0 |
88808 |
0 |
0 |
| T19 |
0 |
122800 |
0 |
0 |
| T20 |
0 |
107848 |
0 |
0 |
| T31 |
0 |
11336 |
0 |
0 |
| T32 |
0 |
107232 |
0 |
0 |
| T41 |
0 |
75192 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
27556535 |
0 |
0 |
| T2 |
481552 |
97264 |
0 |
0 |
| T3 |
7488 |
7488 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
159200 |
0 |
0 |
| T15 |
0 |
75400 |
0 |
0 |
| T17 |
0 |
88808 |
0 |
0 |
| T19 |
0 |
122800 |
0 |
0 |
| T20 |
0 |
107848 |
0 |
0 |
| T31 |
0 |
11336 |
0 |
0 |
| T32 |
0 |
107232 |
0 |
0 |
| T41 |
0 |
75192 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
27556535 |
0 |
0 |
| T2 |
481552 |
97264 |
0 |
0 |
| T3 |
7488 |
7488 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
159200 |
0 |
0 |
| T15 |
0 |
75400 |
0 |
0 |
| T17 |
0 |
88808 |
0 |
0 |
| T19 |
0 |
122800 |
0 |
0 |
| T20 |
0 |
107848 |
0 |
0 |
| T31 |
0 |
11336 |
0 |
0 |
| T32 |
0 |
107232 |
0 |
0 |
| T41 |
0 |
75192 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
5486437 |
0 |
0 |
| T2 |
481552 |
35427 |
0 |
0 |
| T3 |
7488 |
1965 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
14760 |
0 |
0 |
| T15 |
0 |
28793 |
0 |
0 |
| T19 |
0 |
8547 |
0 |
0 |
| T20 |
0 |
13147 |
0 |
0 |
| T31 |
0 |
4260 |
0 |
0 |
| T32 |
0 |
27610 |
0 |
0 |
| T41 |
0 |
27929 |
0 |
0 |
| T42 |
0 |
9010 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T13 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T13 |
| 0 |
0 |
Covered |
T2,T3,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T13 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
176369 |
0 |
0 |
| T2 |
481552 |
1136 |
0 |
0 |
| T3 |
7488 |
63 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
469 |
0 |
0 |
| T15 |
0 |
925 |
0 |
0 |
| T19 |
0 |
274 |
0 |
0 |
| T20 |
0 |
428 |
0 |
0 |
| T31 |
0 |
137 |
0 |
0 |
| T32 |
0 |
888 |
0 |
0 |
| T41 |
0 |
902 |
0 |
0 |
| T42 |
0 |
288 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
27556535 |
0 |
0 |
| T2 |
481552 |
97264 |
0 |
0 |
| T3 |
7488 |
7488 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
159200 |
0 |
0 |
| T15 |
0 |
75400 |
0 |
0 |
| T17 |
0 |
88808 |
0 |
0 |
| T19 |
0 |
122800 |
0 |
0 |
| T20 |
0 |
107848 |
0 |
0 |
| T31 |
0 |
11336 |
0 |
0 |
| T32 |
0 |
107232 |
0 |
0 |
| T41 |
0 |
75192 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
27556535 |
0 |
0 |
| T2 |
481552 |
97264 |
0 |
0 |
| T3 |
7488 |
7488 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
159200 |
0 |
0 |
| T15 |
0 |
75400 |
0 |
0 |
| T17 |
0 |
88808 |
0 |
0 |
| T19 |
0 |
122800 |
0 |
0 |
| T20 |
0 |
107848 |
0 |
0 |
| T31 |
0 |
11336 |
0 |
0 |
| T32 |
0 |
107232 |
0 |
0 |
| T41 |
0 |
75192 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
27556535 |
0 |
0 |
| T2 |
481552 |
97264 |
0 |
0 |
| T3 |
7488 |
7488 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
159200 |
0 |
0 |
| T15 |
0 |
75400 |
0 |
0 |
| T17 |
0 |
88808 |
0 |
0 |
| T19 |
0 |
122800 |
0 |
0 |
| T20 |
0 |
107848 |
0 |
0 |
| T31 |
0 |
11336 |
0 |
0 |
| T32 |
0 |
107232 |
0 |
0 |
| T41 |
0 |
75192 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125892913 |
176369 |
0 |
0 |
| T2 |
481552 |
1136 |
0 |
0 |
| T3 |
7488 |
63 |
0 |
0 |
| T4 |
80214 |
0 |
0 |
0 |
| T5 |
18299 |
0 |
0 |
0 |
| T6 |
165378 |
0 |
0 |
0 |
| T7 |
363585 |
0 |
0 |
0 |
| T8 |
197038 |
0 |
0 |
0 |
| T10 |
721568 |
0 |
0 |
0 |
| T11 |
40367 |
0 |
0 |
0 |
| T12 |
19525 |
0 |
0 |
0 |
| T13 |
0 |
469 |
0 |
0 |
| T15 |
0 |
925 |
0 |
0 |
| T19 |
0 |
274 |
0 |
0 |
| T20 |
0 |
428 |
0 |
0 |
| T31 |
0 |
137 |
0 |
0 |
| T32 |
0 |
888 |
0 |
0 |
| T41 |
0 |
902 |
0 |
0 |
| T42 |
0 |
288 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
2470465 |
0 |
0 |
| T1 |
34921 |
3726 |
0 |
0 |
| T2 |
335593 |
7699 |
0 |
0 |
| T3 |
3815 |
0 |
0 |
0 |
| T4 |
404901 |
832 |
0 |
0 |
| T5 |
48516 |
3737 |
0 |
0 |
| T6 |
116269 |
838 |
0 |
0 |
| T7 |
825447 |
29644 |
0 |
0 |
| T8 |
69292 |
832 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
9152 |
0 |
0 |
| T11 |
0 |
1600 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
2470465 |
0 |
0 |
| T1 |
34921 |
3726 |
0 |
0 |
| T2 |
335593 |
7699 |
0 |
0 |
| T3 |
3815 |
0 |
0 |
0 |
| T4 |
404901 |
832 |
0 |
0 |
| T5 |
48516 |
3737 |
0 |
0 |
| T6 |
116269 |
838 |
0 |
0 |
| T7 |
825447 |
29644 |
0 |
0 |
| T8 |
69292 |
832 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
9152 |
0 |
0 |
| T11 |
0 |
1600 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T7 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T7 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
311385 |
0 |
0 |
| T2 |
335593 |
2454 |
0 |
0 |
| T3 |
3815 |
250 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
607 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
320 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
1638 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
336 |
0 |
0 |
| T27 |
0 |
1374 |
0 |
0 |
| T28 |
0 |
1594 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
311385 |
0 |
0 |
| T2 |
335593 |
2454 |
0 |
0 |
| T3 |
3815 |
250 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
607 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
320 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
1638 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
336 |
0 |
0 |
| T27 |
0 |
1374 |
0 |
0 |
| T28 |
0 |
1594 |
0 |
0 |