Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T7 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T7 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
139286 |
0 |
0 |
| T2 |
335593 |
789 |
0 |
0 |
| T3 |
3815 |
48 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
129 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
320 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
540 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
100 |
0 |
0 |
| T27 |
0 |
288 |
0 |
0 |
| T28 |
0 |
453 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
139286 |
0 |
0 |
| T2 |
335593 |
789 |
0 |
0 |
| T3 |
3815 |
48 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
129 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
320 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
540 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
100 |
0 |
0 |
| T27 |
0 |
288 |
0 |
0 |
| T28 |
0 |
453 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T7 |
| 1 | 0 | Covered | T2,T3,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T7 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T7 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T7 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
311385 |
0 |
0 |
| T2 |
335593 |
2454 |
0 |
0 |
| T3 |
3815 |
250 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
607 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
320 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
1638 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
336 |
0 |
0 |
| T27 |
0 |
1374 |
0 |
0 |
| T28 |
0 |
1594 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
311385 |
0 |
0 |
| T2 |
335593 |
2454 |
0 |
0 |
| T3 |
3815 |
250 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
607 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
320 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
1638 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
336 |
0 |
0 |
| T27 |
0 |
1374 |
0 |
0 |
| T28 |
0 |
1594 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T7 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T7 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
142373 |
0 |
0 |
| T2 |
335593 |
797 |
0 |
0 |
| T3 |
3815 |
48 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
164 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
346 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
562 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
100 |
0 |
0 |
| T27 |
0 |
301 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
403082564 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
403168863 |
142373 |
0 |
0 |
| T2 |
335593 |
797 |
0 |
0 |
| T3 |
3815 |
48 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
164 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
346 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
562 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
100 |
0 |
0 |
| T27 |
0 |
301 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
8554302 |
0 |
0 |
| T1 |
34921 |
877 |
0 |
0 |
| T2 |
335593 |
70627 |
0 |
0 |
| T3 |
3815 |
247 |
0 |
0 |
| T4 |
404901 |
2296 |
0 |
0 |
| T5 |
48516 |
1898 |
0 |
0 |
| T6 |
116269 |
3386 |
0 |
0 |
| T7 |
825447 |
14803 |
0 |
0 |
| T8 |
69292 |
1732 |
0 |
0 |
| T9 |
1191 |
19 |
0 |
0 |
| T10 |
252502 |
15601 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
14214889 |
0 |
0 |
| T1 |
34921 |
3932 |
0 |
0 |
| T2 |
335593 |
194574 |
0 |
0 |
| T3 |
3815 |
1150 |
0 |
0 |
| T4 |
404901 |
3392 |
0 |
0 |
| T5 |
48516 |
8395 |
0 |
0 |
| T6 |
116269 |
8243 |
0 |
0 |
| T7 |
825447 |
38779 |
0 |
0 |
| T8 |
69292 |
901 |
0 |
0 |
| T9 |
1191 |
19 |
0 |
0 |
| T10 |
252502 |
10596 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
2364850 |
0 |
0 |
| T1 |
34921 |
832 |
0 |
0 |
| T2 |
335593 |
6658 |
0 |
0 |
| T3 |
3815 |
0 |
0 |
0 |
| T4 |
404901 |
1663 |
0 |
0 |
| T5 |
48516 |
832 |
0 |
0 |
| T6 |
116269 |
1668 |
0 |
0 |
| T7 |
825447 |
12492 |
0 |
0 |
| T8 |
69292 |
1663 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
14138 |
0 |
0 |
| T11 |
0 |
2365 |
0 |
0 |
| T12 |
0 |
1663 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
2498695 |
0 |
0 |
| T1 |
34921 |
3726 |
0 |
0 |
| T2 |
335593 |
7699 |
0 |
0 |
| T3 |
3815 |
0 |
0 |
0 |
| T4 |
404901 |
832 |
0 |
0 |
| T5 |
48516 |
3737 |
0 |
0 |
| T6 |
116269 |
838 |
0 |
0 |
| T7 |
825447 |
29644 |
0 |
0 |
| T8 |
69292 |
832 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
9152 |
0 |
0 |
| T11 |
0 |
1600 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
151128 |
0 |
0 |
| T2 |
335593 |
789 |
0 |
0 |
| T3 |
3815 |
48 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
129 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
320 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
555 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
100 |
0 |
0 |
| T27 |
0 |
288 |
0 |
0 |
| T28 |
0 |
453 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
321078 |
0 |
0 |
| T2 |
335593 |
2454 |
0 |
0 |
| T3 |
3815 |
250 |
0 |
0 |
| T4 |
404901 |
0 |
0 |
0 |
| T5 |
48516 |
0 |
0 |
0 |
| T6 |
116269 |
0 |
0 |
0 |
| T7 |
825447 |
607 |
0 |
0 |
| T8 |
69292 |
0 |
0 |
0 |
| T9 |
1191 |
0 |
0 |
0 |
| T10 |
252502 |
320 |
0 |
0 |
| T11 |
33612 |
0 |
0 |
0 |
| T13 |
0 |
1638 |
0 |
0 |
| T15 |
0 |
648 |
0 |
0 |
| T24 |
0 |
100 |
0 |
0 |
| T25 |
0 |
336 |
0 |
0 |
| T27 |
0 |
1374 |
0 |
0 |
| T28 |
0 |
1594 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
405156956 |
405027185 |
0 |
0 |
| T1 |
34921 |
34829 |
0 |
0 |
| T2 |
335593 |
335587 |
0 |
0 |
| T3 |
3815 |
3727 |
0 |
0 |
| T4 |
404901 |
404822 |
0 |
0 |
| T5 |
48516 |
48440 |
0 |
0 |
| T6 |
116269 |
116263 |
0 |
0 |
| T7 |
825447 |
825349 |
0 |
0 |
| T8 |
69292 |
69242 |
0 |
0 |
| T9 |
1191 |
1111 |
0 |
0 |
| T10 |
252502 |
252432 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |