dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.66 94.37 71.67 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.66 94.37 71.67 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_tlul2sram_ingress.u_sramreqfifo
tb.dut.u_tlul2sram_ingress.u_rspfifo
tb.dut.u_sys_sram_arbiter.u_req_fifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T7
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T4,T7

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T4,T7

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT3,T4,T7

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T4,T7
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T4,T7


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 429730063 154681 0 0
DepthKnown_A 429730063 429645282 0 0
RvalidKnown_A 429730063 429645282 0 0
WreadyKnown_A 429730063 429645282 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 429730063 154681 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 154681 0 0
T3 139763 765 0 0
T4 3407 100 0 0
T5 948 0 0 0
T6 15883 0 0 0
T7 121950 601 0 0
T8 26656 0 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T13 228469 0 0 0
T17 558862 572 0 0
T24 0 2 0 0
T28 0 100 0 0
T29 0 64 0 0
T30 0 109 0 0
T31 0 8 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 429645282 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 429645282 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 429645282 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 154681 0 0
T3 139763 765 0 0
T4 3407 100 0 0
T5 948 0 0 0
T6 15883 0 0 0
T7 121950 601 0 0
T8 26656 0 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T13 228469 0 0 0
T17 558862 572 0 0
T24 0 2 0 0
T28 0 100 0 0
T29 0 64 0 0
T30 0 109 0 0
T31 0 8 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T17,T29
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T4,T7

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T4,T7

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T4,T17
110Not Covered
111CoveredT3,T4,T7

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T4,T7

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T4,T7

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT4,T17,T29
10CoveredT3,T4,T7
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T4,T7
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T4,T7
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T4,T7


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 429730063 378539 0 0
DepthKnown_A 429730063 429645282 0 0
RvalidKnown_A 429730063 429645282 0 0
WreadyKnown_A 429730063 429645282 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 429730063 378539 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 378539 0 0
T3 139763 765 0 0
T4 3407 483 0 0
T5 948 0 0 0
T6 15883 0 0 0
T7 121950 601 0 0
T8 26656 0 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T13 228469 0 0 0
T17 558862 2362 0 0
T24 0 10 0 0
T28 0 100 0 0
T29 0 289 0 0
T30 0 109 0 0
T31 0 8 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 429645282 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 429645282 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 429645282 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 378539 0 0
T3 139763 765 0 0
T4 3407 483 0 0
T5 948 0 0 0
T6 15883 0 0 0
T7 121950 601 0 0
T8 26656 0 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T13 228469 0 0 0
T17 558862 2362 0 0
T24 0 10 0 0
T28 0 100 0 0
T29 0 289 0 0
T30 0 109 0 0
T31 0 8 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T4,T7

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T4,T7

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT3,T4,T7

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T4,T7
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T4,T7


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 429730063 157674 0 0
DepthKnown_A 429730063 429645282 0 0
RvalidKnown_A 429730063 429645282 0 0
WreadyKnown_A 429730063 429645282 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 429730063 157674 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 157674 0 0
T3 139763 797 0 0
T4 3407 100 0 0
T5 948 0 0 0
T6 15883 0 0 0
T7 121950 601 0 0
T8 26656 0 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T13 228469 0 0 0
T17 558862 572 0 0
T24 0 4 0 0
T28 0 100 0 0
T29 0 64 0 0
T30 0 109 0 0
T31 0 8 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 429645282 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 429645282 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 429645282 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 429730063 157674 0 0
T3 139763 797 0 0
T4 3407 100 0 0
T5 948 0 0 0
T6 15883 0 0 0
T7 121950 601 0 0
T8 26656 0 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T13 228469 0 0 0
T17 558862 572 0 0
T24 0 4 0 0
T28 0 100 0 0
T29 0 64 0 0
T30 0 109 0 0
T31 0 8 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432025235 9298778 0 0
DepthKnown_A 432025235 431898216 0 0
RvalidKnown_A 432025235 431898216 0 0
WreadyKnown_A 432025235 431898216 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 9298778 0 0
T1 281162 1725 0 0
T2 11981 47 0 0
T3 139763 35948 0 0
T4 3407 201 0 0
T5 948 10 0 0
T6 15883 882 0 0
T7 121950 5080 0 0
T8 26656 1725 0 0
T9 1606 201 0 0
T10 222579 772 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432025235 16224032 0 0
DepthKnown_A 432025235 431898216 0 0
RvalidKnown_A 432025235 431898216 0 0
WreadyKnown_A 432025235 431898216 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 16224032 0 0
T1 281162 934 0 0
T2 11981 47 0 0
T3 139763 29930 0 0
T4 3407 927 0 0
T5 948 10 0 0
T6 15883 882 0 0
T7 121950 5006 0 0
T8 26656 894 0 0
T9 1606 201 0 0
T10 222579 3270 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432025235 2465399 0 0
DepthKnown_A 432025235 431898216 0 0
RvalidKnown_A 432025235 431898216 0 0
WreadyKnown_A 432025235 431898216 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 2465399 0 0
T1 281162 1663 0 0
T2 11981 0 0 0
T3 139763 14137 0 0
T4 3407 100 0 0
T5 948 0 0 0
T6 15883 832 0 0
T7 121950 0 0 0
T8 26656 1663 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T11 0 1663 0 0
T13 0 1663 0 0
T14 0 832 0 0
T28 0 100 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432025235 2659473 0 0
DepthKnown_A 432025235 431898216 0 0
RvalidKnown_A 432025235 431898216 0 0
WreadyKnown_A 432025235 431898216 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 2659473 0 0
T1 281162 832 0 0
T2 11981 0 0 0
T3 139763 8320 0 0
T4 3407 443 0 0
T5 948 0 0 0
T6 15883 832 0 0
T7 121950 0 0 0
T8 26656 832 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T11 0 832 0 0
T13 0 832 0 0
T14 0 832 0 0
T28 0 100 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432025235 165076 0 0
DepthKnown_A 432025235 431898216 0 0
RvalidKnown_A 432025235 431898216 0 0
WreadyKnown_A 432025235 431898216 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 165076 0 0
T3 139763 765 0 0
T4 3407 100 0 0
T5 948 0 0 0
T6 15883 0 0 0
T7 121950 601 0 0
T8 26656 0 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T13 228469 0 0 0
T17 558862 572 0 0
T24 0 2 0 0
T28 0 100 0 0
T29 0 64 0 0
T30 0 109 0 0
T31 0 8 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432025235 385447 0 0
DepthKnown_A 432025235 431898216 0 0
RvalidKnown_A 432025235 431898216 0 0
WreadyKnown_A 432025235 431898216 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 385447 0 0
T3 139763 765 0 0
T4 3407 483 0 0
T5 948 0 0 0
T6 15883 0 0 0
T7 121950 601 0 0
T8 26656 0 0 0
T9 1606 100 0 0
T10 222579 0 0 0
T13 228469 0 0 0
T17 558862 2362 0 0
T24 0 10 0 0
T28 0 100 0 0
T29 0 289 0 0
T30 0 109 0 0
T31 0 8 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432025235 431898216 0 0
T1 281162 281101 0 0
T2 11981 11890 0 0
T3 139763 139754 0 0
T4 3407 3309 0 0
T5 948 866 0 0
T6 15883 15829 0 0
T7 121950 121876 0 0
T8 26656 26561 0 0
T9 1606 1521 0 0
T10 222579 222512 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%