Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
18789625 |
0 |
0 |
T1 |
4568 |
1940 |
0 |
0 |
T2 |
131646 |
9248 |
0 |
0 |
T4 |
269574 |
31571 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
120868 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
20385 |
0 |
0 |
T15 |
0 |
24944 |
0 |
0 |
T16 |
0 |
17664 |
0 |
0 |
T29 |
0 |
17824 |
0 |
0 |
T39 |
0 |
3764 |
0 |
0 |
T40 |
0 |
3154 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
97668861 |
0 |
0 |
T1 |
4568 |
4568 |
0 |
0 |
T2 |
131646 |
130460 |
0 |
0 |
T4 |
269574 |
130189 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
58000 |
0 |
0 |
T10 |
26816 |
26816 |
0 |
0 |
T11 |
112618 |
756299 |
0 |
0 |
T12 |
3832 |
3832 |
0 |
0 |
T13 |
21936 |
21501 |
0 |
0 |
T14 |
0 |
96 |
0 |
0 |
T15 |
0 |
155951 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
97668861 |
0 |
0 |
T1 |
4568 |
4568 |
0 |
0 |
T2 |
131646 |
130460 |
0 |
0 |
T4 |
269574 |
130189 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
58000 |
0 |
0 |
T10 |
26816 |
26816 |
0 |
0 |
T11 |
112618 |
756299 |
0 |
0 |
T12 |
3832 |
3832 |
0 |
0 |
T13 |
21936 |
21501 |
0 |
0 |
T14 |
0 |
96 |
0 |
0 |
T15 |
0 |
155951 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
97668861 |
0 |
0 |
T1 |
4568 |
4568 |
0 |
0 |
T2 |
131646 |
130460 |
0 |
0 |
T4 |
269574 |
130189 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
58000 |
0 |
0 |
T10 |
26816 |
26816 |
0 |
0 |
T11 |
112618 |
756299 |
0 |
0 |
T12 |
3832 |
3832 |
0 |
0 |
T13 |
21936 |
21501 |
0 |
0 |
T14 |
0 |
96 |
0 |
0 |
T15 |
0 |
155951 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
18789625 |
0 |
0 |
T1 |
4568 |
1940 |
0 |
0 |
T2 |
131646 |
9248 |
0 |
0 |
T4 |
269574 |
31571 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
120868 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
20385 |
0 |
0 |
T15 |
0 |
24944 |
0 |
0 |
T16 |
0 |
17664 |
0 |
0 |
T29 |
0 |
17824 |
0 |
0 |
T39 |
0 |
3764 |
0 |
0 |
T40 |
0 |
3154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
19751739 |
0 |
0 |
T1 |
4568 |
2064 |
0 |
0 |
T2 |
131646 |
9920 |
0 |
0 |
T4 |
269574 |
33100 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
126213 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
21229 |
0 |
0 |
T15 |
0 |
26082 |
0 |
0 |
T16 |
0 |
18516 |
0 |
0 |
T29 |
0 |
18580 |
0 |
0 |
T39 |
0 |
3880 |
0 |
0 |
T40 |
0 |
3452 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
97668861 |
0 |
0 |
T1 |
4568 |
4568 |
0 |
0 |
T2 |
131646 |
130460 |
0 |
0 |
T4 |
269574 |
130189 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
58000 |
0 |
0 |
T10 |
26816 |
26816 |
0 |
0 |
T11 |
112618 |
756299 |
0 |
0 |
T12 |
3832 |
3832 |
0 |
0 |
T13 |
21936 |
21501 |
0 |
0 |
T14 |
0 |
96 |
0 |
0 |
T15 |
0 |
155951 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
97668861 |
0 |
0 |
T1 |
4568 |
4568 |
0 |
0 |
T2 |
131646 |
130460 |
0 |
0 |
T4 |
269574 |
130189 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
58000 |
0 |
0 |
T10 |
26816 |
26816 |
0 |
0 |
T11 |
112618 |
756299 |
0 |
0 |
T12 |
3832 |
3832 |
0 |
0 |
T13 |
21936 |
21501 |
0 |
0 |
T14 |
0 |
96 |
0 |
0 |
T15 |
0 |
155951 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
97668861 |
0 |
0 |
T1 |
4568 |
4568 |
0 |
0 |
T2 |
131646 |
130460 |
0 |
0 |
T4 |
269574 |
130189 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
58000 |
0 |
0 |
T10 |
26816 |
26816 |
0 |
0 |
T11 |
112618 |
756299 |
0 |
0 |
T12 |
3832 |
3832 |
0 |
0 |
T13 |
21936 |
21501 |
0 |
0 |
T14 |
0 |
96 |
0 |
0 |
T15 |
0 |
155951 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
19751739 |
0 |
0 |
T1 |
4568 |
2064 |
0 |
0 |
T2 |
131646 |
9920 |
0 |
0 |
T4 |
269574 |
33100 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
126213 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
21229 |
0 |
0 |
T15 |
0 |
26082 |
0 |
0 |
T16 |
0 |
18516 |
0 |
0 |
T29 |
0 |
18580 |
0 |
0 |
T39 |
0 |
3880 |
0 |
0 |
T40 |
0 |
3452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
97668861 |
0 |
0 |
T1 |
4568 |
4568 |
0 |
0 |
T2 |
131646 |
130460 |
0 |
0 |
T4 |
269574 |
130189 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
58000 |
0 |
0 |
T10 |
26816 |
26816 |
0 |
0 |
T11 |
112618 |
756299 |
0 |
0 |
T12 |
3832 |
3832 |
0 |
0 |
T13 |
21936 |
21501 |
0 |
0 |
T14 |
0 |
96 |
0 |
0 |
T15 |
0 |
155951 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
97668861 |
0 |
0 |
T1 |
4568 |
4568 |
0 |
0 |
T2 |
131646 |
130460 |
0 |
0 |
T4 |
269574 |
130189 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
58000 |
0 |
0 |
T10 |
26816 |
26816 |
0 |
0 |
T11 |
112618 |
756299 |
0 |
0 |
T12 |
3832 |
3832 |
0 |
0 |
T13 |
21936 |
21501 |
0 |
0 |
T14 |
0 |
96 |
0 |
0 |
T15 |
0 |
155951 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
97668861 |
0 |
0 |
T1 |
4568 |
4568 |
0 |
0 |
T2 |
131646 |
130460 |
0 |
0 |
T4 |
269574 |
130189 |
0 |
0 |
T5 |
33975 |
0 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
58000 |
0 |
0 |
T10 |
26816 |
26816 |
0 |
0 |
T11 |
112618 |
756299 |
0 |
0 |
T12 |
3832 |
3832 |
0 |
0 |
T13 |
21936 |
21501 |
0 |
0 |
T14 |
0 |
96 |
0 |
0 |
T15 |
0 |
155951 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T11 |
1 | 0 | 1 | Covered | T4,T5,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T11 |
1 | 0 | Covered | T4,T5,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T11 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
6217917 |
0 |
0 |
T4 |
269574 |
61543 |
0 |
0 |
T5 |
33975 |
13503 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
93067 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
8561 |
0 |
0 |
T16 |
0 |
20724 |
0 |
0 |
T18 |
0 |
1114 |
0 |
0 |
T19 |
0 |
47738 |
0 |
0 |
T27 |
0 |
48378 |
0 |
0 |
T28 |
0 |
11185 |
0 |
0 |
T34 |
0 |
27674 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
29286062 |
0 |
0 |
T4 |
269574 |
131560 |
0 |
0 |
T5 |
33975 |
32352 |
0 |
0 |
T6 |
504 |
504 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
352072 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
107680 |
0 |
0 |
T16 |
0 |
49760 |
0 |
0 |
T17 |
0 |
648 |
0 |
0 |
T18 |
0 |
2872 |
0 |
0 |
T19 |
0 |
443576 |
0 |
0 |
T20 |
0 |
152 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
29286062 |
0 |
0 |
T4 |
269574 |
131560 |
0 |
0 |
T5 |
33975 |
32352 |
0 |
0 |
T6 |
504 |
504 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
352072 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
107680 |
0 |
0 |
T16 |
0 |
49760 |
0 |
0 |
T17 |
0 |
648 |
0 |
0 |
T18 |
0 |
2872 |
0 |
0 |
T19 |
0 |
443576 |
0 |
0 |
T20 |
0 |
152 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
29286062 |
0 |
0 |
T4 |
269574 |
131560 |
0 |
0 |
T5 |
33975 |
32352 |
0 |
0 |
T6 |
504 |
504 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
352072 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
107680 |
0 |
0 |
T16 |
0 |
49760 |
0 |
0 |
T17 |
0 |
648 |
0 |
0 |
T18 |
0 |
2872 |
0 |
0 |
T19 |
0 |
443576 |
0 |
0 |
T20 |
0 |
152 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
6217917 |
0 |
0 |
T4 |
269574 |
61543 |
0 |
0 |
T5 |
33975 |
13503 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
93067 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
8561 |
0 |
0 |
T16 |
0 |
20724 |
0 |
0 |
T18 |
0 |
1114 |
0 |
0 |
T19 |
0 |
47738 |
0 |
0 |
T27 |
0 |
48378 |
0 |
0 |
T28 |
0 |
11185 |
0 |
0 |
T34 |
0 |
27674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T11 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
199832 |
0 |
0 |
T4 |
269574 |
1974 |
0 |
0 |
T5 |
33975 |
435 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
2987 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
273 |
0 |
0 |
T16 |
0 |
665 |
0 |
0 |
T18 |
0 |
36 |
0 |
0 |
T19 |
0 |
1533 |
0 |
0 |
T27 |
0 |
1554 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T34 |
0 |
886 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
29286062 |
0 |
0 |
T4 |
269574 |
131560 |
0 |
0 |
T5 |
33975 |
32352 |
0 |
0 |
T6 |
504 |
504 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
352072 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
107680 |
0 |
0 |
T16 |
0 |
49760 |
0 |
0 |
T17 |
0 |
648 |
0 |
0 |
T18 |
0 |
2872 |
0 |
0 |
T19 |
0 |
443576 |
0 |
0 |
T20 |
0 |
152 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
29286062 |
0 |
0 |
T4 |
269574 |
131560 |
0 |
0 |
T5 |
33975 |
32352 |
0 |
0 |
T6 |
504 |
504 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
352072 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
107680 |
0 |
0 |
T16 |
0 |
49760 |
0 |
0 |
T17 |
0 |
648 |
0 |
0 |
T18 |
0 |
2872 |
0 |
0 |
T19 |
0 |
443576 |
0 |
0 |
T20 |
0 |
152 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
29286062 |
0 |
0 |
T4 |
269574 |
131560 |
0 |
0 |
T5 |
33975 |
32352 |
0 |
0 |
T6 |
504 |
504 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
352072 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
107680 |
0 |
0 |
T16 |
0 |
49760 |
0 |
0 |
T17 |
0 |
648 |
0 |
0 |
T18 |
0 |
2872 |
0 |
0 |
T19 |
0 |
443576 |
0 |
0 |
T20 |
0 |
152 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128241506 |
199832 |
0 |
0 |
T4 |
269574 |
1974 |
0 |
0 |
T5 |
33975 |
435 |
0 |
0 |
T6 |
504 |
0 |
0 |
0 |
T8 |
58755 |
0 |
0 |
0 |
T10 |
26816 |
0 |
0 |
0 |
T11 |
112618 |
2987 |
0 |
0 |
T12 |
3832 |
0 |
0 |
0 |
T13 |
21936 |
0 |
0 |
0 |
T14 |
96 |
0 |
0 |
0 |
T15 |
267008 |
273 |
0 |
0 |
T16 |
0 |
665 |
0 |
0 |
T18 |
0 |
36 |
0 |
0 |
T19 |
0 |
1533 |
0 |
0 |
T27 |
0 |
1554 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T34 |
0 |
886 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T8,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
2783771 |
0 |
0 |
T1 |
7563 |
832 |
0 |
0 |
T2 |
275959 |
832 |
0 |
0 |
T3 |
660 |
0 |
0 |
0 |
T4 |
158746 |
1664 |
0 |
0 |
T5 |
173297 |
0 |
0 |
0 |
T6 |
3494 |
0 |
0 |
0 |
T7 |
701 |
0 |
0 |
0 |
T8 |
181903 |
832 |
0 |
0 |
T9 |
2861 |
832 |
0 |
0 |
T10 |
20555 |
832 |
0 |
0 |
T11 |
0 |
15808 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
833 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
2783771 |
0 |
0 |
T1 |
7563 |
832 |
0 |
0 |
T2 |
275959 |
832 |
0 |
0 |
T3 |
660 |
0 |
0 |
0 |
T4 |
158746 |
1664 |
0 |
0 |
T5 |
173297 |
0 |
0 |
0 |
T6 |
3494 |
0 |
0 |
0 |
T7 |
701 |
0 |
0 |
0 |
T8 |
181903 |
832 |
0 |
0 |
T9 |
2861 |
832 |
0 |
0 |
T10 |
20555 |
832 |
0 |
0 |
T11 |
0 |
15808 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
833 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T15,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
362156 |
0 |
0 |
T4 |
158746 |
1037 |
0 |
0 |
T5 |
173297 |
250 |
0 |
0 |
T6 |
3494 |
0 |
0 |
0 |
T7 |
701 |
0 |
0 |
0 |
T8 |
181903 |
0 |
0 |
0 |
T9 |
2861 |
0 |
0 |
0 |
T10 |
20555 |
0 |
0 |
0 |
T11 |
170498 |
1952 |
0 |
0 |
T12 |
7052 |
0 |
0 |
0 |
T13 |
29446 |
0 |
0 |
0 |
T15 |
0 |
1211 |
0 |
0 |
T16 |
0 |
1624 |
0 |
0 |
T18 |
0 |
31 |
0 |
0 |
T19 |
0 |
1022 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T27 |
0 |
6577 |
0 |
0 |
T28 |
0 |
780 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
358341965 |
0 |
0 |
T1 |
7563 |
7469 |
0 |
0 |
T2 |
275959 |
275864 |
0 |
0 |
T3 |
660 |
585 |
0 |
0 |
T4 |
158746 |
158738 |
0 |
0 |
T5 |
173297 |
173239 |
0 |
0 |
T6 |
3494 |
3434 |
0 |
0 |
T7 |
701 |
605 |
0 |
0 |
T8 |
181903 |
181811 |
0 |
0 |
T9 |
2861 |
2795 |
0 |
0 |
T10 |
20555 |
20485 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358425190 |
362156 |
0 |
0 |
T4 |
158746 |
1037 |
0 |
0 |
T5 |
173297 |
250 |
0 |
0 |
T6 |
3494 |
0 |
0 |
0 |
T7 |
701 |
0 |
0 |
0 |
T8 |
181903 |
0 |
0 |
0 |
T9 |
2861 |
0 |
0 |
0 |
T10 |
20555 |
0 |
0 |
0 |
T11 |
170498 |
1952 |
0 |
0 |
T12 |
7052 |
0 |
0 |
0 |
T13 |
29446 |
0 |
0 |
0 |
T15 |
0 |
1211 |
0 |
0 |
T16 |
0 |
1624 |
0 |
0 |
T18 |
0 |
31 |
0 |
0 |
T19 |
0 |
1022 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T27 |
0 |
6577 |
0 |
0 |
T28 |
0 |
780 |
0 |
0 |