Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T2,T4,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T7 |
0 |
0 |
Covered |
T2,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
17326255 |
0 |
0 |
T2 |
59 |
28 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
80657 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
472 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
3250 |
0 |
0 |
T11 |
0 |
20141 |
0 |
0 |
T12 |
0 |
12241 |
0 |
0 |
T13 |
10960 |
906 |
0 |
0 |
T14 |
0 |
916 |
0 |
0 |
T15 |
0 |
2566 |
0 |
0 |
T17 |
0 |
15034 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
96020159 |
0 |
0 |
T2 |
59 |
59 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
835048 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
636 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
72064 |
0 |
0 |
T10 |
30993 |
30704 |
0 |
0 |
T11 |
0 |
21236 |
0 |
0 |
T12 |
0 |
13480 |
0 |
0 |
T13 |
10960 |
10960 |
0 |
0 |
T14 |
0 |
5232 |
0 |
0 |
T15 |
0 |
102328 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
96020159 |
0 |
0 |
T2 |
59 |
59 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
835048 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
636 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
72064 |
0 |
0 |
T10 |
30993 |
30704 |
0 |
0 |
T11 |
0 |
21236 |
0 |
0 |
T12 |
0 |
13480 |
0 |
0 |
T13 |
10960 |
10960 |
0 |
0 |
T14 |
0 |
5232 |
0 |
0 |
T15 |
0 |
102328 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
96020159 |
0 |
0 |
T2 |
59 |
59 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
835048 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
636 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
72064 |
0 |
0 |
T10 |
30993 |
30704 |
0 |
0 |
T11 |
0 |
21236 |
0 |
0 |
T12 |
0 |
13480 |
0 |
0 |
T13 |
10960 |
10960 |
0 |
0 |
T14 |
0 |
5232 |
0 |
0 |
T15 |
0 |
102328 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
17326255 |
0 |
0 |
T2 |
59 |
28 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
80657 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
472 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
3250 |
0 |
0 |
T11 |
0 |
20141 |
0 |
0 |
T12 |
0 |
12241 |
0 |
0 |
T13 |
10960 |
906 |
0 |
0 |
T14 |
0 |
916 |
0 |
0 |
T15 |
0 |
2566 |
0 |
0 |
T17 |
0 |
15034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T7 |
1 | 0 | 1 | Covered | T2,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T2,T4,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T7 |
0 |
0 |
Covered |
T2,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
18209983 |
0 |
0 |
T2 |
59 |
27 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
86148 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
532 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
3696 |
0 |
0 |
T11 |
0 |
20948 |
0 |
0 |
T12 |
0 |
13176 |
0 |
0 |
T13 |
10960 |
1032 |
0 |
0 |
T14 |
0 |
1040 |
0 |
0 |
T15 |
0 |
2728 |
0 |
0 |
T17 |
0 |
15640 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
96020159 |
0 |
0 |
T2 |
59 |
59 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
835048 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
636 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
72064 |
0 |
0 |
T10 |
30993 |
30704 |
0 |
0 |
T11 |
0 |
21236 |
0 |
0 |
T12 |
0 |
13480 |
0 |
0 |
T13 |
10960 |
10960 |
0 |
0 |
T14 |
0 |
5232 |
0 |
0 |
T15 |
0 |
102328 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
96020159 |
0 |
0 |
T2 |
59 |
59 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
835048 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
636 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
72064 |
0 |
0 |
T10 |
30993 |
30704 |
0 |
0 |
T11 |
0 |
21236 |
0 |
0 |
T12 |
0 |
13480 |
0 |
0 |
T13 |
10960 |
10960 |
0 |
0 |
T14 |
0 |
5232 |
0 |
0 |
T15 |
0 |
102328 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
96020159 |
0 |
0 |
T2 |
59 |
59 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
835048 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
636 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
72064 |
0 |
0 |
T10 |
30993 |
30704 |
0 |
0 |
T11 |
0 |
21236 |
0 |
0 |
T12 |
0 |
13480 |
0 |
0 |
T13 |
10960 |
10960 |
0 |
0 |
T14 |
0 |
5232 |
0 |
0 |
T15 |
0 |
102328 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
18209983 |
0 |
0 |
T2 |
59 |
27 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
86148 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
532 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
3696 |
0 |
0 |
T11 |
0 |
20948 |
0 |
0 |
T12 |
0 |
13176 |
0 |
0 |
T13 |
10960 |
1032 |
0 |
0 |
T14 |
0 |
1040 |
0 |
0 |
T15 |
0 |
2728 |
0 |
0 |
T17 |
0 |
15640 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T7 |
0 |
0 |
Covered |
T2,T4,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
96020159 |
0 |
0 |
T2 |
59 |
59 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
835048 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
636 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
72064 |
0 |
0 |
T10 |
30993 |
30704 |
0 |
0 |
T11 |
0 |
21236 |
0 |
0 |
T12 |
0 |
13480 |
0 |
0 |
T13 |
10960 |
10960 |
0 |
0 |
T14 |
0 |
5232 |
0 |
0 |
T15 |
0 |
102328 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
96020159 |
0 |
0 |
T2 |
59 |
59 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
835048 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
636 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
72064 |
0 |
0 |
T10 |
30993 |
30704 |
0 |
0 |
T11 |
0 |
21236 |
0 |
0 |
T12 |
0 |
13480 |
0 |
0 |
T13 |
10960 |
10960 |
0 |
0 |
T14 |
0 |
5232 |
0 |
0 |
T15 |
0 |
102328 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
96020159 |
0 |
0 |
T2 |
59 |
59 |
0 |
0 |
T3 |
99395 |
0 |
0 |
0 |
T4 |
840123 |
835048 |
0 |
0 |
T5 |
1080 |
0 |
0 |
0 |
T6 |
1658 |
0 |
0 |
0 |
T7 |
636 |
636 |
0 |
0 |
T8 |
1472 |
0 |
0 |
0 |
T9 |
72834 |
72064 |
0 |
0 |
T10 |
30993 |
30704 |
0 |
0 |
T11 |
0 |
21236 |
0 |
0 |
T12 |
0 |
13480 |
0 |
0 |
T13 |
10960 |
10960 |
0 |
0 |
T14 |
0 |
5232 |
0 |
0 |
T15 |
0 |
102328 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T6,T8 |
1 | 0 | 1 | Covered | T5,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T6,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T8 |
1 | 0 | Covered | T5,T6,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
6153313 |
0 |
0 |
T5 |
1080 |
161 |
0 |
0 |
T6 |
1658 |
106 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
1075 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T11 |
21453 |
0 |
0 |
0 |
T12 |
13480 |
0 |
0 |
0 |
T13 |
10960 |
0 |
0 |
0 |
T14 |
5232 |
0 |
0 |
0 |
T18 |
0 |
41849 |
0 |
0 |
T20 |
0 |
26981 |
0 |
0 |
T21 |
0 |
3045 |
0 |
0 |
T22 |
0 |
38 |
0 |
0 |
T29 |
0 |
35938 |
0 |
0 |
T30 |
0 |
36746 |
0 |
0 |
T55 |
0 |
13885 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
28299724 |
0 |
0 |
T1 |
360 |
360 |
0 |
0 |
T2 |
59 |
0 |
0 |
0 |
T3 |
99395 |
95728 |
0 |
0 |
T4 |
840123 |
0 |
0 |
0 |
T5 |
1080 |
1080 |
0 |
0 |
T6 |
1658 |
1488 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
1472 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T18 |
0 |
303344 |
0 |
0 |
T19 |
0 |
82152 |
0 |
0 |
T20 |
0 |
55328 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
28299724 |
0 |
0 |
T1 |
360 |
360 |
0 |
0 |
T2 |
59 |
0 |
0 |
0 |
T3 |
99395 |
95728 |
0 |
0 |
T4 |
840123 |
0 |
0 |
0 |
T5 |
1080 |
1080 |
0 |
0 |
T6 |
1658 |
1488 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
1472 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T18 |
0 |
303344 |
0 |
0 |
T19 |
0 |
82152 |
0 |
0 |
T20 |
0 |
55328 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
28299724 |
0 |
0 |
T1 |
360 |
360 |
0 |
0 |
T2 |
59 |
0 |
0 |
0 |
T3 |
99395 |
95728 |
0 |
0 |
T4 |
840123 |
0 |
0 |
0 |
T5 |
1080 |
1080 |
0 |
0 |
T6 |
1658 |
1488 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
1472 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T18 |
0 |
303344 |
0 |
0 |
T19 |
0 |
82152 |
0 |
0 |
T20 |
0 |
55328 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
6153313 |
0 |
0 |
T5 |
1080 |
161 |
0 |
0 |
T6 |
1658 |
106 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
1075 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T11 |
21453 |
0 |
0 |
0 |
T12 |
13480 |
0 |
0 |
0 |
T13 |
10960 |
0 |
0 |
0 |
T14 |
5232 |
0 |
0 |
0 |
T18 |
0 |
41849 |
0 |
0 |
T20 |
0 |
26981 |
0 |
0 |
T21 |
0 |
3045 |
0 |
0 |
T22 |
0 |
38 |
0 |
0 |
T29 |
0 |
35938 |
0 |
0 |
T30 |
0 |
36746 |
0 |
0 |
T55 |
0 |
13885 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T6,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T6,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
197744 |
0 |
0 |
T5 |
1080 |
5 |
0 |
0 |
T6 |
1658 |
4 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
34 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T11 |
21453 |
0 |
0 |
0 |
T12 |
13480 |
0 |
0 |
0 |
T13 |
10960 |
0 |
0 |
0 |
T14 |
5232 |
0 |
0 |
0 |
T18 |
0 |
1348 |
0 |
0 |
T20 |
0 |
863 |
0 |
0 |
T21 |
0 |
96 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T29 |
0 |
1159 |
0 |
0 |
T30 |
0 |
1172 |
0 |
0 |
T55 |
0 |
446 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
28299724 |
0 |
0 |
T1 |
360 |
360 |
0 |
0 |
T2 |
59 |
0 |
0 |
0 |
T3 |
99395 |
95728 |
0 |
0 |
T4 |
840123 |
0 |
0 |
0 |
T5 |
1080 |
1080 |
0 |
0 |
T6 |
1658 |
1488 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
1472 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T18 |
0 |
303344 |
0 |
0 |
T19 |
0 |
82152 |
0 |
0 |
T20 |
0 |
55328 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
28299724 |
0 |
0 |
T1 |
360 |
360 |
0 |
0 |
T2 |
59 |
0 |
0 |
0 |
T3 |
99395 |
95728 |
0 |
0 |
T4 |
840123 |
0 |
0 |
0 |
T5 |
1080 |
1080 |
0 |
0 |
T6 |
1658 |
1488 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
1472 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T18 |
0 |
303344 |
0 |
0 |
T19 |
0 |
82152 |
0 |
0 |
T20 |
0 |
55328 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
28299724 |
0 |
0 |
T1 |
360 |
360 |
0 |
0 |
T2 |
59 |
0 |
0 |
0 |
T3 |
99395 |
95728 |
0 |
0 |
T4 |
840123 |
0 |
0 |
0 |
T5 |
1080 |
1080 |
0 |
0 |
T6 |
1658 |
1488 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
1472 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T18 |
0 |
303344 |
0 |
0 |
T19 |
0 |
82152 |
0 |
0 |
T20 |
0 |
55328 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125577349 |
197744 |
0 |
0 |
T5 |
1080 |
5 |
0 |
0 |
T6 |
1658 |
4 |
0 |
0 |
T7 |
636 |
0 |
0 |
0 |
T8 |
1472 |
34 |
0 |
0 |
T9 |
72834 |
0 |
0 |
0 |
T10 |
30993 |
0 |
0 |
0 |
T11 |
21453 |
0 |
0 |
0 |
T12 |
13480 |
0 |
0 |
0 |
T13 |
10960 |
0 |
0 |
0 |
T14 |
5232 |
0 |
0 |
0 |
T18 |
0 |
1348 |
0 |
0 |
T20 |
0 |
863 |
0 |
0 |
T21 |
0 |
96 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T29 |
0 |
1159 |
0 |
0 |
T30 |
0 |
1172 |
0 |
0 |
T55 |
0 |
446 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T10,T13,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
2667321 |
0 |
0 |
T2 |
2704 |
832 |
0 |
0 |
T3 |
784791 |
0 |
0 |
0 |
T4 |
327352 |
9984 |
0 |
0 |
T5 |
3450 |
0 |
0 |
0 |
T6 |
6431 |
0 |
0 |
0 |
T7 |
5169 |
832 |
0 |
0 |
T8 |
8056 |
0 |
0 |
0 |
T9 |
441969 |
832 |
0 |
0 |
T10 |
103611 |
3776 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
2537 |
0 |
0 |
T13 |
46629 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
383349113 |
0 |
0 |
T1 |
4062 |
3995 |
0 |
0 |
T2 |
2704 |
2616 |
0 |
0 |
T3 |
784791 |
784695 |
0 |
0 |
T4 |
327352 |
327257 |
0 |
0 |
T5 |
3450 |
3365 |
0 |
0 |
T6 |
6431 |
6342 |
0 |
0 |
T7 |
5169 |
5119 |
0 |
0 |
T8 |
8056 |
7984 |
0 |
0 |
T9 |
441969 |
441890 |
0 |
0 |
T10 |
103611 |
103527 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
383349113 |
0 |
0 |
T1 |
4062 |
3995 |
0 |
0 |
T2 |
2704 |
2616 |
0 |
0 |
T3 |
784791 |
784695 |
0 |
0 |
T4 |
327352 |
327257 |
0 |
0 |
T5 |
3450 |
3365 |
0 |
0 |
T6 |
6431 |
6342 |
0 |
0 |
T7 |
5169 |
5119 |
0 |
0 |
T8 |
8056 |
7984 |
0 |
0 |
T9 |
441969 |
441890 |
0 |
0 |
T10 |
103611 |
103527 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
383349113 |
0 |
0 |
T1 |
4062 |
3995 |
0 |
0 |
T2 |
2704 |
2616 |
0 |
0 |
T3 |
784791 |
784695 |
0 |
0 |
T4 |
327352 |
327257 |
0 |
0 |
T5 |
3450 |
3365 |
0 |
0 |
T6 |
6431 |
6342 |
0 |
0 |
T7 |
5169 |
5119 |
0 |
0 |
T8 |
8056 |
7984 |
0 |
0 |
T9 |
441969 |
441890 |
0 |
0 |
T10 |
103611 |
103527 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
2667321 |
0 |
0 |
T2 |
2704 |
832 |
0 |
0 |
T3 |
784791 |
0 |
0 |
0 |
T4 |
327352 |
9984 |
0 |
0 |
T5 |
3450 |
0 |
0 |
0 |
T6 |
6431 |
0 |
0 |
0 |
T7 |
5169 |
832 |
0 |
0 |
T8 |
8056 |
0 |
0 |
0 |
T9 |
441969 |
832 |
0 |
0 |
T10 |
103611 |
3776 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
2537 |
0 |
0 |
T13 |
46629 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
383349113 |
0 |
0 |
T1 |
4062 |
3995 |
0 |
0 |
T2 |
2704 |
2616 |
0 |
0 |
T3 |
784791 |
784695 |
0 |
0 |
T4 |
327352 |
327257 |
0 |
0 |
T5 |
3450 |
3365 |
0 |
0 |
T6 |
6431 |
6342 |
0 |
0 |
T7 |
5169 |
5119 |
0 |
0 |
T8 |
8056 |
7984 |
0 |
0 |
T9 |
441969 |
441890 |
0 |
0 |
T10 |
103611 |
103527 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
383349113 |
0 |
0 |
T1 |
4062 |
3995 |
0 |
0 |
T2 |
2704 |
2616 |
0 |
0 |
T3 |
784791 |
784695 |
0 |
0 |
T4 |
327352 |
327257 |
0 |
0 |
T5 |
3450 |
3365 |
0 |
0 |
T6 |
6431 |
6342 |
0 |
0 |
T7 |
5169 |
5119 |
0 |
0 |
T8 |
8056 |
7984 |
0 |
0 |
T9 |
441969 |
441890 |
0 |
0 |
T10 |
103611 |
103527 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
383349113 |
0 |
0 |
T1 |
4062 |
3995 |
0 |
0 |
T2 |
2704 |
2616 |
0 |
0 |
T3 |
784791 |
784695 |
0 |
0 |
T4 |
327352 |
327257 |
0 |
0 |
T5 |
3450 |
3365 |
0 |
0 |
T6 |
6431 |
6342 |
0 |
0 |
T7 |
5169 |
5119 |
0 |
0 |
T8 |
8056 |
7984 |
0 |
0 |
T9 |
441969 |
441890 |
0 |
0 |
T10 |
103611 |
103527 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
383435288 |
0 |
0 |
0 |