Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T12 |
1 | 0 | Covered | T3,T5,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T12 |
0 |
Covered |
T3,T5,T6 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
16482154 |
0 |
0 |
T3 |
28647 |
14908 |
0 |
0 |
T5 |
22257 |
18111 |
0 |
0 |
T6 |
11875 |
0 |
0 |
0 |
T7 |
24533 |
0 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
38598 |
0 |
0 |
T12 |
7568 |
1930 |
0 |
0 |
T13 |
0 |
499919 |
0 |
0 |
T14 |
0 |
260982 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T18 |
0 |
75668 |
0 |
0 |
T20 |
0 |
185645 |
0 |
0 |
T26 |
0 |
2910 |
0 |
0 |
T42 |
0 |
41150 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
87499500 |
0 |
0 |
T3 |
28647 |
28230 |
0 |
0 |
T5 |
22257 |
22036 |
0 |
0 |
T6 |
11875 |
11248 |
0 |
0 |
T7 |
24533 |
24288 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
96 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
71820 |
0 |
0 |
T12 |
7568 |
7254 |
0 |
0 |
T13 |
0 |
178952 |
0 |
0 |
T14 |
0 |
101472 |
0 |
0 |
T15 |
4112 |
4112 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
87499500 |
0 |
0 |
T3 |
28647 |
28230 |
0 |
0 |
T5 |
22257 |
22036 |
0 |
0 |
T6 |
11875 |
11248 |
0 |
0 |
T7 |
24533 |
24288 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
96 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
71820 |
0 |
0 |
T12 |
7568 |
7254 |
0 |
0 |
T13 |
0 |
178952 |
0 |
0 |
T14 |
0 |
101472 |
0 |
0 |
T15 |
4112 |
4112 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
87499500 |
0 |
0 |
T3 |
28647 |
28230 |
0 |
0 |
T5 |
22257 |
22036 |
0 |
0 |
T6 |
11875 |
11248 |
0 |
0 |
T7 |
24533 |
24288 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
96 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
71820 |
0 |
0 |
T12 |
7568 |
7254 |
0 |
0 |
T13 |
0 |
178952 |
0 |
0 |
T14 |
0 |
101472 |
0 |
0 |
T15 |
4112 |
4112 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
16482154 |
0 |
0 |
T3 |
28647 |
14908 |
0 |
0 |
T5 |
22257 |
18111 |
0 |
0 |
T6 |
11875 |
0 |
0 |
0 |
T7 |
24533 |
0 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
38598 |
0 |
0 |
T12 |
7568 |
1930 |
0 |
0 |
T13 |
0 |
499919 |
0 |
0 |
T14 |
0 |
260982 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T18 |
0 |
75668 |
0 |
0 |
T20 |
0 |
185645 |
0 |
0 |
T26 |
0 |
2910 |
0 |
0 |
T42 |
0 |
41150 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Covered | T3,T5,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T12 |
1 | 0 | Covered | T3,T5,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T12 |
0 |
Covered |
T3,T5,T6 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
17316208 |
0 |
0 |
T3 |
28647 |
15478 |
0 |
0 |
T5 |
22257 |
18732 |
0 |
0 |
T6 |
11875 |
0 |
0 |
0 |
T7 |
24533 |
0 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
39840 |
0 |
0 |
T12 |
7568 |
2054 |
0 |
0 |
T13 |
0 |
525244 |
0 |
0 |
T14 |
0 |
274107 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T18 |
0 |
78448 |
0 |
0 |
T20 |
0 |
195452 |
0 |
0 |
T26 |
0 |
3096 |
0 |
0 |
T42 |
0 |
43160 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
87499500 |
0 |
0 |
T3 |
28647 |
28230 |
0 |
0 |
T5 |
22257 |
22036 |
0 |
0 |
T6 |
11875 |
11248 |
0 |
0 |
T7 |
24533 |
24288 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
96 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
71820 |
0 |
0 |
T12 |
7568 |
7254 |
0 |
0 |
T13 |
0 |
178952 |
0 |
0 |
T14 |
0 |
101472 |
0 |
0 |
T15 |
4112 |
4112 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
87499500 |
0 |
0 |
T3 |
28647 |
28230 |
0 |
0 |
T5 |
22257 |
22036 |
0 |
0 |
T6 |
11875 |
11248 |
0 |
0 |
T7 |
24533 |
24288 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
96 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
71820 |
0 |
0 |
T12 |
7568 |
7254 |
0 |
0 |
T13 |
0 |
178952 |
0 |
0 |
T14 |
0 |
101472 |
0 |
0 |
T15 |
4112 |
4112 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
87499500 |
0 |
0 |
T3 |
28647 |
28230 |
0 |
0 |
T5 |
22257 |
22036 |
0 |
0 |
T6 |
11875 |
11248 |
0 |
0 |
T7 |
24533 |
24288 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
96 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
71820 |
0 |
0 |
T12 |
7568 |
7254 |
0 |
0 |
T13 |
0 |
178952 |
0 |
0 |
T14 |
0 |
101472 |
0 |
0 |
T15 |
4112 |
4112 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
17316208 |
0 |
0 |
T3 |
28647 |
15478 |
0 |
0 |
T5 |
22257 |
18732 |
0 |
0 |
T6 |
11875 |
0 |
0 |
0 |
T7 |
24533 |
0 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
39840 |
0 |
0 |
T12 |
7568 |
2054 |
0 |
0 |
T13 |
0 |
525244 |
0 |
0 |
T14 |
0 |
274107 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T18 |
0 |
78448 |
0 |
0 |
T20 |
0 |
195452 |
0 |
0 |
T26 |
0 |
3096 |
0 |
0 |
T42 |
0 |
43160 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T3,T5,T6 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
87499500 |
0 |
0 |
T3 |
28647 |
28230 |
0 |
0 |
T5 |
22257 |
22036 |
0 |
0 |
T6 |
11875 |
11248 |
0 |
0 |
T7 |
24533 |
24288 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
96 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
71820 |
0 |
0 |
T12 |
7568 |
7254 |
0 |
0 |
T13 |
0 |
178952 |
0 |
0 |
T14 |
0 |
101472 |
0 |
0 |
T15 |
4112 |
4112 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
87499500 |
0 |
0 |
T3 |
28647 |
28230 |
0 |
0 |
T5 |
22257 |
22036 |
0 |
0 |
T6 |
11875 |
11248 |
0 |
0 |
T7 |
24533 |
24288 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
96 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
71820 |
0 |
0 |
T12 |
7568 |
7254 |
0 |
0 |
T13 |
0 |
178952 |
0 |
0 |
T14 |
0 |
101472 |
0 |
0 |
T15 |
4112 |
4112 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
87499500 |
0 |
0 |
T3 |
28647 |
28230 |
0 |
0 |
T5 |
22257 |
22036 |
0 |
0 |
T6 |
11875 |
11248 |
0 |
0 |
T7 |
24533 |
24288 |
0 |
0 |
T8 |
416 |
0 |
0 |
0 |
T9 |
96 |
96 |
0 |
0 |
T10 |
44336 |
0 |
0 |
0 |
T11 |
71857 |
71820 |
0 |
0 |
T12 |
7568 |
7254 |
0 |
0 |
T13 |
0 |
178952 |
0 |
0 |
T14 |
0 |
101472 |
0 |
0 |
T15 |
4112 |
4112 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T10,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T10,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T10,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T10,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T8,T10,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T10,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T8,T10,T13 |
1 | 0 | 1 | Covered | T8,T10,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T10,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T10,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T10,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T10,T13 |
1 | 0 | Covered | T8,T10,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T10,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T8,T10,T13 |
0 |
0 |
Covered |
T8,T10,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T10,T13 |
0 |
Covered |
T3,T5,T6 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
6097427 |
0 |
0 |
T8 |
416 |
69 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
10072 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
34740 |
0 |
0 |
T14 |
104815 |
4725 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T18 |
0 |
23336 |
0 |
0 |
T19 |
0 |
279 |
0 |
0 |
T20 |
0 |
2163 |
0 |
0 |
T21 |
0 |
53809 |
0 |
0 |
T25 |
0 |
12872 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
T43 |
0 |
12584 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
28330615 |
0 |
0 |
T8 |
416 |
416 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
42784 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
198208 |
0 |
0 |
T14 |
104815 |
29376 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T17 |
0 |
69024 |
0 |
0 |
T18 |
0 |
50352 |
0 |
0 |
T19 |
0 |
424 |
0 |
0 |
T20 |
0 |
18840 |
0 |
0 |
T21 |
0 |
227760 |
0 |
0 |
T25 |
0 |
45240 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
28330615 |
0 |
0 |
T8 |
416 |
416 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
42784 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
198208 |
0 |
0 |
T14 |
104815 |
29376 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T17 |
0 |
69024 |
0 |
0 |
T18 |
0 |
50352 |
0 |
0 |
T19 |
0 |
424 |
0 |
0 |
T20 |
0 |
18840 |
0 |
0 |
T21 |
0 |
227760 |
0 |
0 |
T25 |
0 |
45240 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
28330615 |
0 |
0 |
T8 |
416 |
416 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
42784 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
198208 |
0 |
0 |
T14 |
104815 |
29376 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T17 |
0 |
69024 |
0 |
0 |
T18 |
0 |
50352 |
0 |
0 |
T19 |
0 |
424 |
0 |
0 |
T20 |
0 |
18840 |
0 |
0 |
T21 |
0 |
227760 |
0 |
0 |
T25 |
0 |
45240 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
6097427 |
0 |
0 |
T8 |
416 |
69 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
10072 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
34740 |
0 |
0 |
T14 |
104815 |
4725 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T18 |
0 |
23336 |
0 |
0 |
T19 |
0 |
279 |
0 |
0 |
T20 |
0 |
2163 |
0 |
0 |
T21 |
0 |
53809 |
0 |
0 |
T25 |
0 |
12872 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
T43 |
0 |
12584 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T10,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T10,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T10,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T8,T10,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T10,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T10,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T8,T10,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T8,T10,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T8,T10,T13 |
0 |
0 |
Covered |
T8,T10,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T10,T13 |
0 |
Covered |
T3,T5,T6 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
195988 |
0 |
0 |
T8 |
416 |
2 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
328 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
1114 |
0 |
0 |
T14 |
104815 |
153 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T18 |
0 |
747 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
70 |
0 |
0 |
T21 |
0 |
1729 |
0 |
0 |
T25 |
0 |
416 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
T43 |
0 |
405 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
28330615 |
0 |
0 |
T8 |
416 |
416 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
42784 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
198208 |
0 |
0 |
T14 |
104815 |
29376 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T17 |
0 |
69024 |
0 |
0 |
T18 |
0 |
50352 |
0 |
0 |
T19 |
0 |
424 |
0 |
0 |
T20 |
0 |
18840 |
0 |
0 |
T21 |
0 |
227760 |
0 |
0 |
T25 |
0 |
45240 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
28330615 |
0 |
0 |
T8 |
416 |
416 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
42784 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
198208 |
0 |
0 |
T14 |
104815 |
29376 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T17 |
0 |
69024 |
0 |
0 |
T18 |
0 |
50352 |
0 |
0 |
T19 |
0 |
424 |
0 |
0 |
T20 |
0 |
18840 |
0 |
0 |
T21 |
0 |
227760 |
0 |
0 |
T25 |
0 |
45240 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
28330615 |
0 |
0 |
T8 |
416 |
416 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
42784 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
198208 |
0 |
0 |
T14 |
104815 |
29376 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T17 |
0 |
69024 |
0 |
0 |
T18 |
0 |
50352 |
0 |
0 |
T19 |
0 |
424 |
0 |
0 |
T20 |
0 |
18840 |
0 |
0 |
T21 |
0 |
227760 |
0 |
0 |
T25 |
0 |
45240 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117028741 |
195988 |
0 |
0 |
T8 |
416 |
2 |
0 |
0 |
T9 |
96 |
0 |
0 |
0 |
T10 |
44336 |
328 |
0 |
0 |
T11 |
71857 |
0 |
0 |
0 |
T12 |
7568 |
0 |
0 |
0 |
T13 |
199821 |
1114 |
0 |
0 |
T14 |
104815 |
153 |
0 |
0 |
T15 |
4112 |
0 |
0 |
0 |
T18 |
0 |
747 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
70 |
0 |
0 |
T21 |
0 |
1729 |
0 |
0 |
T25 |
0 |
416 |
0 |
0 |
T35 |
8337 |
0 |
0 |
0 |
T36 |
4162 |
0 |
0 |
0 |
T43 |
0 |
405 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
2380412 |
0 |
0 |
T1 |
1314 |
100 |
0 |
0 |
T2 |
2856 |
0 |
0 |
0 |
T3 |
17089 |
832 |
0 |
0 |
T4 |
1329 |
0 |
0 |
0 |
T5 |
27736 |
1362 |
0 |
0 |
T6 |
44347 |
833 |
0 |
0 |
T7 |
101490 |
832 |
0 |
0 |
T8 |
3312 |
0 |
0 |
0 |
T9 |
2731 |
832 |
0 |
0 |
T10 |
52391 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
67534 |
0 |
0 |
T15 |
0 |
833 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
357123135 |
0 |
0 |
T1 |
1314 |
1248 |
0 |
0 |
T2 |
2856 |
2700 |
0 |
0 |
T3 |
17089 |
17026 |
0 |
0 |
T4 |
1329 |
1253 |
0 |
0 |
T5 |
27736 |
27642 |
0 |
0 |
T6 |
44347 |
44276 |
0 |
0 |
T7 |
101490 |
101397 |
0 |
0 |
T8 |
3312 |
3225 |
0 |
0 |
T9 |
2731 |
2646 |
0 |
0 |
T10 |
52391 |
52300 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
357123135 |
0 |
0 |
T1 |
1314 |
1248 |
0 |
0 |
T2 |
2856 |
2700 |
0 |
0 |
T3 |
17089 |
17026 |
0 |
0 |
T4 |
1329 |
1253 |
0 |
0 |
T5 |
27736 |
27642 |
0 |
0 |
T6 |
44347 |
44276 |
0 |
0 |
T7 |
101490 |
101397 |
0 |
0 |
T8 |
3312 |
3225 |
0 |
0 |
T9 |
2731 |
2646 |
0 |
0 |
T10 |
52391 |
52300 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
357123135 |
0 |
0 |
T1 |
1314 |
1248 |
0 |
0 |
T2 |
2856 |
2700 |
0 |
0 |
T3 |
17089 |
17026 |
0 |
0 |
T4 |
1329 |
1253 |
0 |
0 |
T5 |
27736 |
27642 |
0 |
0 |
T6 |
44347 |
44276 |
0 |
0 |
T7 |
101490 |
101397 |
0 |
0 |
T8 |
3312 |
3225 |
0 |
0 |
T9 |
2731 |
2646 |
0 |
0 |
T10 |
52391 |
52300 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
2380412 |
0 |
0 |
T1 |
1314 |
100 |
0 |
0 |
T2 |
2856 |
0 |
0 |
0 |
T3 |
17089 |
832 |
0 |
0 |
T4 |
1329 |
0 |
0 |
0 |
T5 |
27736 |
1362 |
0 |
0 |
T6 |
44347 |
833 |
0 |
0 |
T7 |
101490 |
832 |
0 |
0 |
T8 |
3312 |
0 |
0 |
0 |
T9 |
2731 |
832 |
0 |
0 |
T10 |
52391 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
67534 |
0 |
0 |
T15 |
0 |
833 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
357123135 |
0 |
0 |
T1 |
1314 |
1248 |
0 |
0 |
T2 |
2856 |
2700 |
0 |
0 |
T3 |
17089 |
17026 |
0 |
0 |
T4 |
1329 |
1253 |
0 |
0 |
T5 |
27736 |
27642 |
0 |
0 |
T6 |
44347 |
44276 |
0 |
0 |
T7 |
101490 |
101397 |
0 |
0 |
T8 |
3312 |
3225 |
0 |
0 |
T9 |
2731 |
2646 |
0 |
0 |
T10 |
52391 |
52300 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
357123135 |
0 |
0 |
T1 |
1314 |
1248 |
0 |
0 |
T2 |
2856 |
2700 |
0 |
0 |
T3 |
17089 |
17026 |
0 |
0 |
T4 |
1329 |
1253 |
0 |
0 |
T5 |
27736 |
27642 |
0 |
0 |
T6 |
44347 |
44276 |
0 |
0 |
T7 |
101490 |
101397 |
0 |
0 |
T8 |
3312 |
3225 |
0 |
0 |
T9 |
2731 |
2646 |
0 |
0 |
T10 |
52391 |
52300 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
357123135 |
0 |
0 |
T1 |
1314 |
1248 |
0 |
0 |
T2 |
2856 |
2700 |
0 |
0 |
T3 |
17089 |
17026 |
0 |
0 |
T4 |
1329 |
1253 |
0 |
0 |
T5 |
27736 |
27642 |
0 |
0 |
T6 |
44347 |
44276 |
0 |
0 |
T7 |
101490 |
101397 |
0 |
0 |
T8 |
3312 |
3225 |
0 |
0 |
T9 |
2731 |
2646 |
0 |
0 |
T10 |
52391 |
52300 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
357208193 |
0 |
0 |
0 |