dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 359659899 2284803 0 0
DepthKnown_A 359659899 359527590 0 0
RvalidKnown_A 359659899 359527590 0 0
WreadyKnown_A 359659899 359527590 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 2284803 0 0
T1 1314 100 0 0
T2 2856 0 0 0
T3 17089 1663 0 0
T4 1329 0 0 0
T5 27736 2703 0 0
T6 44347 1664 0 0
T7 101490 1663 0 0
T8 3312 0 0 0
T9 2731 1663 0 0
T10 52391 0 0 0
T11 0 832 0 0
T12 0 832 0 0
T13 0 26637 0 0
T15 0 1664 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 359659899 2412179 0 0
DepthKnown_A 359659899 359527590 0 0
RvalidKnown_A 359659899 359527590 0 0
WreadyKnown_A 359659899 359527590 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 2412179 0 0
T1 1314 100 0 0
T2 2856 0 0 0
T3 17089 832 0 0
T4 1329 0 0 0
T5 27736 1362 0 0
T6 44347 833 0 0
T7 101490 832 0 0
T8 3312 0 0 0
T9 2731 832 0 0
T10 52391 0 0 0
T11 0 832 0 0
T12 0 832 0 0
T13 0 67534 0 0
T15 0 833 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 359659899 153955 0 0
DepthKnown_A 359659899 359527590 0 0
RvalidKnown_A 359659899 359527590 0 0
WreadyKnown_A 359659899 359527590 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 153955 0 0
T1 1314 100 0 0
T2 2856 0 0 0
T3 17089 0 0 0
T4 1329 0 0 0
T5 27736 0 0 0
T6 44347 0 0 0
T7 101490 0 0 0
T8 3312 7 0 0
T9 2731 0 0 0
T10 52391 174 0 0
T13 0 1234 0 0
T14 0 520 0 0
T18 0 445 0 0
T19 0 1 0 0
T20 0 64 0 0
T21 0 1232 0 0
T25 0 460 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 359659899 317108 0 0
DepthKnown_A 359659899 359527590 0 0
RvalidKnown_A 359659899 359527590 0 0
WreadyKnown_A 359659899 359527590 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 317108 0 0
T1 1314 100 0 0
T2 2856 0 0 0
T3 17089 0 0 0
T4 1329 0 0 0
T5 27736 0 0 0
T6 44347 0 0 0
T7 101490 0 0 0
T8 3312 7 0 0
T9 2731 0 0 0
T10 52391 838 0 0
T13 0 5845 0 0
T14 0 1989 0 0
T18 0 445 0 0
T19 0 1 0 0
T20 0 286 0 0
T21 0 4020 0 0
T25 0 460 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 359659899 6217560 0 0
DepthKnown_A 359659899 359527590 0 0
RvalidKnown_A 359659899 359527590 0 0
WreadyKnown_A 359659899 359527590 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 6217560 0 0
T1 1314 1 0 0
T2 2856 121 0 0
T3 17089 723 0 0
T4 1329 15 0 0
T5 27736 313 0 0
T6 44347 1721 0 0
T7 101490 4565 0 0
T8 3312 265 0 0
T9 2731 55 0 0
T10 52391 1465 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 359659899 12288061 0 0
DepthKnown_A 359659899 359527590 0 0
RvalidKnown_A 359659899 359527590 0 0
WreadyKnown_A 359659899 359527590 0 0
gen_passthru_fifo.paramCheckPass 1101 1101 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 12288061 0 0
T1 1314 1 0 0
T2 2856 121 0 0
T3 17089 2063 0 0
T4 1329 15 0 0
T5 27736 1375 0 0
T6 44347 7621 0 0
T7 101490 4565 0 0
T8 3312 265 0 0
T9 2731 55 0 0
T10 52391 6129 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 359659899 359527590 0 0
T1 1314 1248 0 0
T2 2856 2700 0 0
T3 17089 17026 0 0
T4 1329 1253 0 0
T5 27736 27642 0 0
T6 44347 44276 0 0
T7 101490 101397 0 0
T8 3312 3225 0 0
T9 2731 2646 0 0
T10 52391 52300 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1101 1101 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%