Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T6,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T6,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Covered | T2,T6,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T6 |
0 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
19535705 |
0 |
0 |
T2 |
340883 |
20710 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
996 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
2850 |
0 |
0 |
T12 |
481483 |
48340 |
0 |
0 |
T13 |
8208 |
0 |
0 |
0 |
T14 |
0 |
10396 |
0 |
0 |
T15 |
0 |
249892 |
0 |
0 |
T20 |
0 |
1988 |
0 |
0 |
T27 |
0 |
11015 |
0 |
0 |
T45 |
0 |
13825 |
0 |
0 |
T49 |
0 |
5262 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
105860955 |
0 |
0 |
T2 |
340883 |
338450 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
43958 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
38180 |
0 |
0 |
T8 |
50617 |
50320 |
0 |
0 |
T9 |
139094 |
139088 |
0 |
0 |
T11 |
52316 |
52316 |
0 |
0 |
T12 |
481483 |
430038 |
0 |
0 |
T13 |
8208 |
8208 |
0 |
0 |
T14 |
0 |
61717 |
0 |
0 |
T20 |
0 |
27406 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
105860955 |
0 |
0 |
T2 |
340883 |
338450 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
43958 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
38180 |
0 |
0 |
T8 |
50617 |
50320 |
0 |
0 |
T9 |
139094 |
139088 |
0 |
0 |
T11 |
52316 |
52316 |
0 |
0 |
T12 |
481483 |
430038 |
0 |
0 |
T13 |
8208 |
8208 |
0 |
0 |
T14 |
0 |
61717 |
0 |
0 |
T20 |
0 |
27406 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
105860955 |
0 |
0 |
T2 |
340883 |
338450 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
43958 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
38180 |
0 |
0 |
T8 |
50617 |
50320 |
0 |
0 |
T9 |
139094 |
139088 |
0 |
0 |
T11 |
52316 |
52316 |
0 |
0 |
T12 |
481483 |
430038 |
0 |
0 |
T13 |
8208 |
8208 |
0 |
0 |
T14 |
0 |
61717 |
0 |
0 |
T20 |
0 |
27406 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
19535705 |
0 |
0 |
T2 |
340883 |
20710 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
996 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
2850 |
0 |
0 |
T12 |
481483 |
48340 |
0 |
0 |
T13 |
8208 |
0 |
0 |
0 |
T14 |
0 |
10396 |
0 |
0 |
T15 |
0 |
249892 |
0 |
0 |
T20 |
0 |
1988 |
0 |
0 |
T27 |
0 |
11015 |
0 |
0 |
T45 |
0 |
13825 |
0 |
0 |
T49 |
0 |
5262 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T6 |
1 | 0 | 1 | Covered | T2,T6,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T6,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T6,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T11 |
1 | 0 | Covered | T2,T6,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T6 |
0 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
20551643 |
0 |
0 |
T2 |
340883 |
21482 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
1058 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
3100 |
0 |
0 |
T12 |
481483 |
50627 |
0 |
0 |
T13 |
8208 |
0 |
0 |
0 |
T14 |
0 |
10866 |
0 |
0 |
T15 |
0 |
262567 |
0 |
0 |
T20 |
0 |
2048 |
0 |
0 |
T27 |
0 |
11413 |
0 |
0 |
T45 |
0 |
14730 |
0 |
0 |
T49 |
0 |
5429 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
105860955 |
0 |
0 |
T2 |
340883 |
338450 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
43958 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
38180 |
0 |
0 |
T8 |
50617 |
50320 |
0 |
0 |
T9 |
139094 |
139088 |
0 |
0 |
T11 |
52316 |
52316 |
0 |
0 |
T12 |
481483 |
430038 |
0 |
0 |
T13 |
8208 |
8208 |
0 |
0 |
T14 |
0 |
61717 |
0 |
0 |
T20 |
0 |
27406 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
105860955 |
0 |
0 |
T2 |
340883 |
338450 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
43958 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
38180 |
0 |
0 |
T8 |
50617 |
50320 |
0 |
0 |
T9 |
139094 |
139088 |
0 |
0 |
T11 |
52316 |
52316 |
0 |
0 |
T12 |
481483 |
430038 |
0 |
0 |
T13 |
8208 |
8208 |
0 |
0 |
T14 |
0 |
61717 |
0 |
0 |
T20 |
0 |
27406 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
105860955 |
0 |
0 |
T2 |
340883 |
338450 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
43958 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
38180 |
0 |
0 |
T8 |
50617 |
50320 |
0 |
0 |
T9 |
139094 |
139088 |
0 |
0 |
T11 |
52316 |
52316 |
0 |
0 |
T12 |
481483 |
430038 |
0 |
0 |
T13 |
8208 |
8208 |
0 |
0 |
T14 |
0 |
61717 |
0 |
0 |
T20 |
0 |
27406 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
20551643 |
0 |
0 |
T2 |
340883 |
21482 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
1058 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
3100 |
0 |
0 |
T12 |
481483 |
50627 |
0 |
0 |
T13 |
8208 |
0 |
0 |
0 |
T14 |
0 |
10866 |
0 |
0 |
T15 |
0 |
262567 |
0 |
0 |
T20 |
0 |
2048 |
0 |
0 |
T27 |
0 |
11413 |
0 |
0 |
T45 |
0 |
14730 |
0 |
0 |
T49 |
0 |
5429 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T6 |
0 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
105860955 |
0 |
0 |
T2 |
340883 |
338450 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
43958 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
38180 |
0 |
0 |
T8 |
50617 |
50320 |
0 |
0 |
T9 |
139094 |
139088 |
0 |
0 |
T11 |
52316 |
52316 |
0 |
0 |
T12 |
481483 |
430038 |
0 |
0 |
T13 |
8208 |
8208 |
0 |
0 |
T14 |
0 |
61717 |
0 |
0 |
T20 |
0 |
27406 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
105860955 |
0 |
0 |
T2 |
340883 |
338450 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
43958 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
38180 |
0 |
0 |
T8 |
50617 |
50320 |
0 |
0 |
T9 |
139094 |
139088 |
0 |
0 |
T11 |
52316 |
52316 |
0 |
0 |
T12 |
481483 |
430038 |
0 |
0 |
T13 |
8208 |
8208 |
0 |
0 |
T14 |
0 |
61717 |
0 |
0 |
T20 |
0 |
27406 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
105860955 |
0 |
0 |
T2 |
340883 |
338450 |
0 |
0 |
T3 |
106047 |
0 |
0 |
0 |
T4 |
43958 |
43958 |
0 |
0 |
T5 |
65717 |
0 |
0 |
0 |
T6 |
144213 |
38180 |
0 |
0 |
T8 |
50617 |
50320 |
0 |
0 |
T9 |
139094 |
139088 |
0 |
0 |
T11 |
52316 |
52316 |
0 |
0 |
T12 |
481483 |
430038 |
0 |
0 |
T13 |
8208 |
8208 |
0 |
0 |
T14 |
0 |
61717 |
0 |
0 |
T20 |
0 |
27406 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T6,T12 |
1 | 0 | 1 | Covered | T5,T6,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T6,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T12 |
1 | 0 | Covered | T5,T6,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
5841560 |
0 |
0 |
T5 |
65717 |
25615 |
0 |
0 |
T6 |
144213 |
25258 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
15117 |
0 |
0 |
T13 |
8208 |
0 |
0 |
0 |
T14 |
61717 |
0 |
0 |
0 |
T15 |
0 |
11026 |
0 |
0 |
T16 |
0 |
26099 |
0 |
0 |
T17 |
0 |
1424 |
0 |
0 |
T20 |
27406 |
0 |
0 |
0 |
T31 |
0 |
15103 |
0 |
0 |
T32 |
0 |
36145 |
0 |
0 |
T43 |
0 |
61946 |
0 |
0 |
T45 |
15002 |
0 |
0 |
0 |
T50 |
0 |
42765 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
27365677 |
0 |
0 |
T1 |
784 |
720 |
0 |
0 |
T2 |
340883 |
0 |
0 |
0 |
T3 |
106047 |
101336 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
62664 |
0 |
0 |
T6 |
144213 |
104336 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
45008 |
0 |
0 |
T15 |
0 |
36784 |
0 |
0 |
T16 |
0 |
74720 |
0 |
0 |
T17 |
0 |
2400 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
T42 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
27365677 |
0 |
0 |
T1 |
784 |
720 |
0 |
0 |
T2 |
340883 |
0 |
0 |
0 |
T3 |
106047 |
101336 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
62664 |
0 |
0 |
T6 |
144213 |
104336 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
45008 |
0 |
0 |
T15 |
0 |
36784 |
0 |
0 |
T16 |
0 |
74720 |
0 |
0 |
T17 |
0 |
2400 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
T42 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
27365677 |
0 |
0 |
T1 |
784 |
720 |
0 |
0 |
T2 |
340883 |
0 |
0 |
0 |
T3 |
106047 |
101336 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
62664 |
0 |
0 |
T6 |
144213 |
104336 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
45008 |
0 |
0 |
T15 |
0 |
36784 |
0 |
0 |
T16 |
0 |
74720 |
0 |
0 |
T17 |
0 |
2400 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
T42 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
5841560 |
0 |
0 |
T5 |
65717 |
25615 |
0 |
0 |
T6 |
144213 |
25258 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
15117 |
0 |
0 |
T13 |
8208 |
0 |
0 |
0 |
T14 |
61717 |
0 |
0 |
0 |
T15 |
0 |
11026 |
0 |
0 |
T16 |
0 |
26099 |
0 |
0 |
T17 |
0 |
1424 |
0 |
0 |
T20 |
27406 |
0 |
0 |
0 |
T31 |
0 |
15103 |
0 |
0 |
T32 |
0 |
36145 |
0 |
0 |
T43 |
0 |
61946 |
0 |
0 |
T45 |
15002 |
0 |
0 |
0 |
T50 |
0 |
42765 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T6,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T6,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
187740 |
0 |
0 |
T5 |
65717 |
823 |
0 |
0 |
T6 |
144213 |
814 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
491 |
0 |
0 |
T13 |
8208 |
0 |
0 |
0 |
T14 |
61717 |
0 |
0 |
0 |
T15 |
0 |
355 |
0 |
0 |
T16 |
0 |
837 |
0 |
0 |
T17 |
0 |
46 |
0 |
0 |
T20 |
27406 |
0 |
0 |
0 |
T31 |
0 |
490 |
0 |
0 |
T32 |
0 |
1163 |
0 |
0 |
T43 |
0 |
1986 |
0 |
0 |
T45 |
15002 |
0 |
0 |
0 |
T50 |
0 |
1374 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
27365677 |
0 |
0 |
T1 |
784 |
720 |
0 |
0 |
T2 |
340883 |
0 |
0 |
0 |
T3 |
106047 |
101336 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
62664 |
0 |
0 |
T6 |
144213 |
104336 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
45008 |
0 |
0 |
T15 |
0 |
36784 |
0 |
0 |
T16 |
0 |
74720 |
0 |
0 |
T17 |
0 |
2400 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
T42 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
27365677 |
0 |
0 |
T1 |
784 |
720 |
0 |
0 |
T2 |
340883 |
0 |
0 |
0 |
T3 |
106047 |
101336 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
62664 |
0 |
0 |
T6 |
144213 |
104336 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
45008 |
0 |
0 |
T15 |
0 |
36784 |
0 |
0 |
T16 |
0 |
74720 |
0 |
0 |
T17 |
0 |
2400 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
T42 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
27365677 |
0 |
0 |
T1 |
784 |
720 |
0 |
0 |
T2 |
340883 |
0 |
0 |
0 |
T3 |
106047 |
101336 |
0 |
0 |
T4 |
43958 |
0 |
0 |
0 |
T5 |
65717 |
62664 |
0 |
0 |
T6 |
144213 |
104336 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
45008 |
0 |
0 |
T15 |
0 |
36784 |
0 |
0 |
T16 |
0 |
74720 |
0 |
0 |
T17 |
0 |
2400 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
T42 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134525927 |
187740 |
0 |
0 |
T5 |
65717 |
823 |
0 |
0 |
T6 |
144213 |
814 |
0 |
0 |
T8 |
50617 |
0 |
0 |
0 |
T9 |
139094 |
0 |
0 |
0 |
T11 |
52316 |
0 |
0 |
0 |
T12 |
481483 |
491 |
0 |
0 |
T13 |
8208 |
0 |
0 |
0 |
T14 |
61717 |
0 |
0 |
0 |
T15 |
0 |
355 |
0 |
0 |
T16 |
0 |
837 |
0 |
0 |
T17 |
0 |
46 |
0 |
0 |
T20 |
27406 |
0 |
0 |
0 |
T31 |
0 |
490 |
0 |
0 |
T32 |
0 |
1163 |
0 |
0 |
T43 |
0 |
1986 |
0 |
0 |
T45 |
15002 |
0 |
0 |
0 |
T50 |
0 |
1374 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
2937698 |
0 |
0 |
T2 |
745777 |
6656 |
0 |
0 |
T3 |
70777 |
0 |
0 |
0 |
T4 |
183520 |
832 |
0 |
0 |
T5 |
284770 |
0 |
0 |
0 |
T6 |
150515 |
2512 |
0 |
0 |
T7 |
1594 |
0 |
0 |
0 |
T8 |
364032 |
3881 |
0 |
0 |
T9 |
142610 |
832 |
0 |
0 |
T10 |
873 |
0 |
0 |
0 |
T11 |
212903 |
839 |
0 |
0 |
T12 |
0 |
20748 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
1664 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
388520893 |
0 |
0 |
T1 |
3628 |
3544 |
0 |
0 |
T2 |
745777 |
745716 |
0 |
0 |
T3 |
70777 |
70699 |
0 |
0 |
T4 |
183520 |
183464 |
0 |
0 |
T5 |
284770 |
284702 |
0 |
0 |
T6 |
150515 |
150423 |
0 |
0 |
T7 |
1594 |
1540 |
0 |
0 |
T8 |
364032 |
363949 |
0 |
0 |
T9 |
142610 |
142512 |
0 |
0 |
T10 |
873 |
774 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
388520893 |
0 |
0 |
T1 |
3628 |
3544 |
0 |
0 |
T2 |
745777 |
745716 |
0 |
0 |
T3 |
70777 |
70699 |
0 |
0 |
T4 |
183520 |
183464 |
0 |
0 |
T5 |
284770 |
284702 |
0 |
0 |
T6 |
150515 |
150423 |
0 |
0 |
T7 |
1594 |
1540 |
0 |
0 |
T8 |
364032 |
363949 |
0 |
0 |
T9 |
142610 |
142512 |
0 |
0 |
T10 |
873 |
774 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
388520893 |
0 |
0 |
T1 |
3628 |
3544 |
0 |
0 |
T2 |
745777 |
745716 |
0 |
0 |
T3 |
70777 |
70699 |
0 |
0 |
T4 |
183520 |
183464 |
0 |
0 |
T5 |
284770 |
284702 |
0 |
0 |
T6 |
150515 |
150423 |
0 |
0 |
T7 |
1594 |
1540 |
0 |
0 |
T8 |
364032 |
363949 |
0 |
0 |
T9 |
142610 |
142512 |
0 |
0 |
T10 |
873 |
774 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
2937698 |
0 |
0 |
T2 |
745777 |
6656 |
0 |
0 |
T3 |
70777 |
0 |
0 |
0 |
T4 |
183520 |
832 |
0 |
0 |
T5 |
284770 |
0 |
0 |
0 |
T6 |
150515 |
2512 |
0 |
0 |
T7 |
1594 |
0 |
0 |
0 |
T8 |
364032 |
3881 |
0 |
0 |
T9 |
142610 |
832 |
0 |
0 |
T10 |
873 |
0 |
0 |
0 |
T11 |
212903 |
839 |
0 |
0 |
T12 |
0 |
20748 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
1664 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
388520893 |
0 |
0 |
T1 |
3628 |
3544 |
0 |
0 |
T2 |
745777 |
745716 |
0 |
0 |
T3 |
70777 |
70699 |
0 |
0 |
T4 |
183520 |
183464 |
0 |
0 |
T5 |
284770 |
284702 |
0 |
0 |
T6 |
150515 |
150423 |
0 |
0 |
T7 |
1594 |
1540 |
0 |
0 |
T8 |
364032 |
363949 |
0 |
0 |
T9 |
142610 |
142512 |
0 |
0 |
T10 |
873 |
774 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
388520893 |
0 |
0 |
T1 |
3628 |
3544 |
0 |
0 |
T2 |
745777 |
745716 |
0 |
0 |
T3 |
70777 |
70699 |
0 |
0 |
T4 |
183520 |
183464 |
0 |
0 |
T5 |
284770 |
284702 |
0 |
0 |
T6 |
150515 |
150423 |
0 |
0 |
T7 |
1594 |
1540 |
0 |
0 |
T8 |
364032 |
363949 |
0 |
0 |
T9 |
142610 |
142512 |
0 |
0 |
T10 |
873 |
774 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
388520893 |
0 |
0 |
T1 |
3628 |
3544 |
0 |
0 |
T2 |
745777 |
745716 |
0 |
0 |
T3 |
70777 |
70699 |
0 |
0 |
T4 |
183520 |
183464 |
0 |
0 |
T5 |
284770 |
284702 |
0 |
0 |
T6 |
150515 |
150423 |
0 |
0 |
T7 |
1594 |
1540 |
0 |
0 |
T8 |
364032 |
363949 |
0 |
0 |
T9 |
142610 |
142512 |
0 |
0 |
T10 |
873 |
774 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
388605961 |
0 |
0 |
0 |