Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
20411560 |
0 |
0 |
T2 |
592668 |
114843 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
26763 |
0 |
0 |
T5 |
112197 |
196738 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
7940 |
0 |
0 |
T9 |
637013 |
90425 |
0 |
0 |
T10 |
14256 |
12583 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
23486 |
0 |
0 |
T13 |
0 |
17882 |
0 |
0 |
T15 |
0 |
203188 |
0 |
0 |
T33 |
0 |
19022 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
105164575 |
0 |
0 |
T2 |
592668 |
591692 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
407776 |
0 |
0 |
T5 |
112197 |
102510 |
0 |
0 |
T6 |
7636 |
7636 |
0 |
0 |
T7 |
12778 |
12384 |
0 |
0 |
T9 |
637013 |
553447 |
0 |
0 |
T10 |
14256 |
13837 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
295407 |
0 |
0 |
T13 |
0 |
28181 |
0 |
0 |
T14 |
0 |
53116 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
105164575 |
0 |
0 |
T2 |
592668 |
591692 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
407776 |
0 |
0 |
T5 |
112197 |
102510 |
0 |
0 |
T6 |
7636 |
7636 |
0 |
0 |
T7 |
12778 |
12384 |
0 |
0 |
T9 |
637013 |
553447 |
0 |
0 |
T10 |
14256 |
13837 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
295407 |
0 |
0 |
T13 |
0 |
28181 |
0 |
0 |
T14 |
0 |
53116 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
105164575 |
0 |
0 |
T2 |
592668 |
591692 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
407776 |
0 |
0 |
T5 |
112197 |
102510 |
0 |
0 |
T6 |
7636 |
7636 |
0 |
0 |
T7 |
12778 |
12384 |
0 |
0 |
T9 |
637013 |
553447 |
0 |
0 |
T10 |
14256 |
13837 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
295407 |
0 |
0 |
T13 |
0 |
28181 |
0 |
0 |
T14 |
0 |
53116 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
20411560 |
0 |
0 |
T2 |
592668 |
114843 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
26763 |
0 |
0 |
T5 |
112197 |
196738 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
7940 |
0 |
0 |
T9 |
637013 |
90425 |
0 |
0 |
T10 |
14256 |
12583 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
23486 |
0 |
0 |
T13 |
0 |
17882 |
0 |
0 |
T15 |
0 |
203188 |
0 |
0 |
T33 |
0 |
19022 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
21465630 |
0 |
0 |
T2 |
592668 |
122860 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
27699 |
0 |
0 |
T5 |
112197 |
205134 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
8192 |
0 |
0 |
T9 |
637013 |
97022 |
0 |
0 |
T10 |
14256 |
13541 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
24378 |
0 |
0 |
T13 |
0 |
18453 |
0 |
0 |
T15 |
0 |
215481 |
0 |
0 |
T33 |
0 |
19864 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
105164575 |
0 |
0 |
T2 |
592668 |
591692 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
407776 |
0 |
0 |
T5 |
112197 |
102510 |
0 |
0 |
T6 |
7636 |
7636 |
0 |
0 |
T7 |
12778 |
12384 |
0 |
0 |
T9 |
637013 |
553447 |
0 |
0 |
T10 |
14256 |
13837 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
295407 |
0 |
0 |
T13 |
0 |
28181 |
0 |
0 |
T14 |
0 |
53116 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
105164575 |
0 |
0 |
T2 |
592668 |
591692 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
407776 |
0 |
0 |
T5 |
112197 |
102510 |
0 |
0 |
T6 |
7636 |
7636 |
0 |
0 |
T7 |
12778 |
12384 |
0 |
0 |
T9 |
637013 |
553447 |
0 |
0 |
T10 |
14256 |
13837 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
295407 |
0 |
0 |
T13 |
0 |
28181 |
0 |
0 |
T14 |
0 |
53116 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
105164575 |
0 |
0 |
T2 |
592668 |
591692 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
407776 |
0 |
0 |
T5 |
112197 |
102510 |
0 |
0 |
T6 |
7636 |
7636 |
0 |
0 |
T7 |
12778 |
12384 |
0 |
0 |
T9 |
637013 |
553447 |
0 |
0 |
T10 |
14256 |
13837 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
295407 |
0 |
0 |
T13 |
0 |
28181 |
0 |
0 |
T14 |
0 |
53116 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
21465630 |
0 |
0 |
T2 |
592668 |
122860 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
27699 |
0 |
0 |
T5 |
112197 |
205134 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
8192 |
0 |
0 |
T9 |
637013 |
97022 |
0 |
0 |
T10 |
14256 |
13541 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
24378 |
0 |
0 |
T13 |
0 |
18453 |
0 |
0 |
T15 |
0 |
215481 |
0 |
0 |
T33 |
0 |
19864 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
105164575 |
0 |
0 |
T2 |
592668 |
591692 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
407776 |
0 |
0 |
T5 |
112197 |
102510 |
0 |
0 |
T6 |
7636 |
7636 |
0 |
0 |
T7 |
12778 |
12384 |
0 |
0 |
T9 |
637013 |
553447 |
0 |
0 |
T10 |
14256 |
13837 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
295407 |
0 |
0 |
T13 |
0 |
28181 |
0 |
0 |
T14 |
0 |
53116 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
105164575 |
0 |
0 |
T2 |
592668 |
591692 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
407776 |
0 |
0 |
T5 |
112197 |
102510 |
0 |
0 |
T6 |
7636 |
7636 |
0 |
0 |
T7 |
12778 |
12384 |
0 |
0 |
T9 |
637013 |
553447 |
0 |
0 |
T10 |
14256 |
13837 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
295407 |
0 |
0 |
T13 |
0 |
28181 |
0 |
0 |
T14 |
0 |
53116 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
105164575 |
0 |
0 |
T2 |
592668 |
591692 |
0 |
0 |
T3 |
706 |
0 |
0 |
0 |
T4 |
408562 |
407776 |
0 |
0 |
T5 |
112197 |
102510 |
0 |
0 |
T6 |
7636 |
7636 |
0 |
0 |
T7 |
12778 |
12384 |
0 |
0 |
T9 |
637013 |
553447 |
0 |
0 |
T10 |
14256 |
13837 |
0 |
0 |
T11 |
240 |
0 |
0 |
0 |
T12 |
382647 |
295407 |
0 |
0 |
T13 |
0 |
28181 |
0 |
0 |
T14 |
0 |
53116 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T9,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T9,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T9,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T9,T12 |
1 | 0 | 1 | Covered | T5,T9,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T9,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T9,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T9,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T9,T11 |
1 | 0 | Covered | T5,T9,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T9,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T9,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
5265332 |
0 |
0 |
T5 |
112197 |
12420 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
30931 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
15 |
0 |
0 |
T12 |
382647 |
38676 |
0 |
0 |
T13 |
28181 |
0 |
0 |
0 |
T14 |
53502 |
0 |
0 |
0 |
T15 |
0 |
19151 |
0 |
0 |
T17 |
0 |
34372 |
0 |
0 |
T18 |
0 |
68587 |
0 |
0 |
T27 |
0 |
47274 |
0 |
0 |
T33 |
20176 |
0 |
0 |
0 |
T34 |
0 |
33732 |
0 |
0 |
T35 |
0 |
556 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
26577587 |
0 |
0 |
T1 |
53351 |
50344 |
0 |
0 |
T2 |
592668 |
0 |
0 |
0 |
T3 |
706 |
504 |
0 |
0 |
T4 |
408562 |
0 |
0 |
0 |
T5 |
112197 |
92944 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
77872 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
240 |
0 |
0 |
T12 |
0 |
82984 |
0 |
0 |
T15 |
0 |
169208 |
0 |
0 |
T16 |
0 |
44824 |
0 |
0 |
T17 |
0 |
127824 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
26577587 |
0 |
0 |
T1 |
53351 |
50344 |
0 |
0 |
T2 |
592668 |
0 |
0 |
0 |
T3 |
706 |
504 |
0 |
0 |
T4 |
408562 |
0 |
0 |
0 |
T5 |
112197 |
92944 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
77872 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
240 |
0 |
0 |
T12 |
0 |
82984 |
0 |
0 |
T15 |
0 |
169208 |
0 |
0 |
T16 |
0 |
44824 |
0 |
0 |
T17 |
0 |
127824 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
26577587 |
0 |
0 |
T1 |
53351 |
50344 |
0 |
0 |
T2 |
592668 |
0 |
0 |
0 |
T3 |
706 |
504 |
0 |
0 |
T4 |
408562 |
0 |
0 |
0 |
T5 |
112197 |
92944 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
77872 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
240 |
0 |
0 |
T12 |
0 |
82984 |
0 |
0 |
T15 |
0 |
169208 |
0 |
0 |
T16 |
0 |
44824 |
0 |
0 |
T17 |
0 |
127824 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
5265332 |
0 |
0 |
T5 |
112197 |
12420 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
30931 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
15 |
0 |
0 |
T12 |
382647 |
38676 |
0 |
0 |
T13 |
28181 |
0 |
0 |
0 |
T14 |
53502 |
0 |
0 |
0 |
T15 |
0 |
19151 |
0 |
0 |
T17 |
0 |
34372 |
0 |
0 |
T18 |
0 |
68587 |
0 |
0 |
T27 |
0 |
47274 |
0 |
0 |
T33 |
20176 |
0 |
0 |
0 |
T34 |
0 |
33732 |
0 |
0 |
T35 |
0 |
556 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T9,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T9,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T9,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T9,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T9,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T9,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
169222 |
0 |
0 |
T5 |
112197 |
398 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
994 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
1 |
0 |
0 |
T12 |
382647 |
1248 |
0 |
0 |
T13 |
28181 |
0 |
0 |
0 |
T14 |
53502 |
0 |
0 |
0 |
T15 |
0 |
614 |
0 |
0 |
T17 |
0 |
1098 |
0 |
0 |
T18 |
0 |
2205 |
0 |
0 |
T27 |
0 |
1520 |
0 |
0 |
T33 |
20176 |
0 |
0 |
0 |
T34 |
0 |
1085 |
0 |
0 |
T35 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
26577587 |
0 |
0 |
T1 |
53351 |
50344 |
0 |
0 |
T2 |
592668 |
0 |
0 |
0 |
T3 |
706 |
504 |
0 |
0 |
T4 |
408562 |
0 |
0 |
0 |
T5 |
112197 |
92944 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
77872 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
240 |
0 |
0 |
T12 |
0 |
82984 |
0 |
0 |
T15 |
0 |
169208 |
0 |
0 |
T16 |
0 |
44824 |
0 |
0 |
T17 |
0 |
127824 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
26577587 |
0 |
0 |
T1 |
53351 |
50344 |
0 |
0 |
T2 |
592668 |
0 |
0 |
0 |
T3 |
706 |
504 |
0 |
0 |
T4 |
408562 |
0 |
0 |
0 |
T5 |
112197 |
92944 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
77872 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
240 |
0 |
0 |
T12 |
0 |
82984 |
0 |
0 |
T15 |
0 |
169208 |
0 |
0 |
T16 |
0 |
44824 |
0 |
0 |
T17 |
0 |
127824 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
26577587 |
0 |
0 |
T1 |
53351 |
50344 |
0 |
0 |
T2 |
592668 |
0 |
0 |
0 |
T3 |
706 |
504 |
0 |
0 |
T4 |
408562 |
0 |
0 |
0 |
T5 |
112197 |
92944 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
77872 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
240 |
0 |
0 |
T12 |
0 |
82984 |
0 |
0 |
T15 |
0 |
169208 |
0 |
0 |
T16 |
0 |
44824 |
0 |
0 |
T17 |
0 |
127824 |
0 |
0 |
T19 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132949227 |
169222 |
0 |
0 |
T5 |
112197 |
398 |
0 |
0 |
T6 |
7636 |
0 |
0 |
0 |
T7 |
12778 |
0 |
0 |
0 |
T9 |
637013 |
994 |
0 |
0 |
T10 |
14256 |
0 |
0 |
0 |
T11 |
240 |
1 |
0 |
0 |
T12 |
382647 |
1248 |
0 |
0 |
T13 |
28181 |
0 |
0 |
0 |
T14 |
53502 |
0 |
0 |
0 |
T15 |
0 |
614 |
0 |
0 |
T17 |
0 |
1098 |
0 |
0 |
T18 |
0 |
2205 |
0 |
0 |
T27 |
0 |
1520 |
0 |
0 |
T33 |
20176 |
0 |
0 |
0 |
T34 |
0 |
1085 |
0 |
0 |
T35 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
2983539 |
0 |
0 |
T2 |
183064 |
6656 |
0 |
0 |
T3 |
3686 |
0 |
0 |
0 |
T4 |
128719 |
7488 |
0 |
0 |
T5 |
441395 |
10816 |
0 |
0 |
T6 |
10706 |
832 |
0 |
0 |
T7 |
6715 |
832 |
0 |
0 |
T8 |
1127 |
0 |
0 |
0 |
T9 |
501520 |
7488 |
0 |
0 |
T10 |
21777 |
832 |
0 |
0 |
T11 |
908 |
0 |
0 |
0 |
T12 |
0 |
25630 |
0 |
0 |
T13 |
0 |
1350 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
400702657 |
0 |
0 |
T1 |
174079 |
174022 |
0 |
0 |
T2 |
183064 |
183054 |
0 |
0 |
T3 |
3686 |
3602 |
0 |
0 |
T4 |
128719 |
128714 |
0 |
0 |
T5 |
441395 |
441297 |
0 |
0 |
T6 |
10706 |
10647 |
0 |
0 |
T7 |
6715 |
6644 |
0 |
0 |
T8 |
1127 |
1068 |
0 |
0 |
T9 |
501520 |
501494 |
0 |
0 |
T10 |
21777 |
21683 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
400702657 |
0 |
0 |
T1 |
174079 |
174022 |
0 |
0 |
T2 |
183064 |
183054 |
0 |
0 |
T3 |
3686 |
3602 |
0 |
0 |
T4 |
128719 |
128714 |
0 |
0 |
T5 |
441395 |
441297 |
0 |
0 |
T6 |
10706 |
10647 |
0 |
0 |
T7 |
6715 |
6644 |
0 |
0 |
T8 |
1127 |
1068 |
0 |
0 |
T9 |
501520 |
501494 |
0 |
0 |
T10 |
21777 |
21683 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
400702657 |
0 |
0 |
T1 |
174079 |
174022 |
0 |
0 |
T2 |
183064 |
183054 |
0 |
0 |
T3 |
3686 |
3602 |
0 |
0 |
T4 |
128719 |
128714 |
0 |
0 |
T5 |
441395 |
441297 |
0 |
0 |
T6 |
10706 |
10647 |
0 |
0 |
T7 |
6715 |
6644 |
0 |
0 |
T8 |
1127 |
1068 |
0 |
0 |
T9 |
501520 |
501494 |
0 |
0 |
T10 |
21777 |
21683 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
2983539 |
0 |
0 |
T2 |
183064 |
6656 |
0 |
0 |
T3 |
3686 |
0 |
0 |
0 |
T4 |
128719 |
7488 |
0 |
0 |
T5 |
441395 |
10816 |
0 |
0 |
T6 |
10706 |
832 |
0 |
0 |
T7 |
6715 |
832 |
0 |
0 |
T8 |
1127 |
0 |
0 |
0 |
T9 |
501520 |
7488 |
0 |
0 |
T10 |
21777 |
832 |
0 |
0 |
T11 |
908 |
0 |
0 |
0 |
T12 |
0 |
25630 |
0 |
0 |
T13 |
0 |
1350 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
400702657 |
0 |
0 |
T1 |
174079 |
174022 |
0 |
0 |
T2 |
183064 |
183054 |
0 |
0 |
T3 |
3686 |
3602 |
0 |
0 |
T4 |
128719 |
128714 |
0 |
0 |
T5 |
441395 |
441297 |
0 |
0 |
T6 |
10706 |
10647 |
0 |
0 |
T7 |
6715 |
6644 |
0 |
0 |
T8 |
1127 |
1068 |
0 |
0 |
T9 |
501520 |
501494 |
0 |
0 |
T10 |
21777 |
21683 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
400702657 |
0 |
0 |
T1 |
174079 |
174022 |
0 |
0 |
T2 |
183064 |
183054 |
0 |
0 |
T3 |
3686 |
3602 |
0 |
0 |
T4 |
128719 |
128714 |
0 |
0 |
T5 |
441395 |
441297 |
0 |
0 |
T6 |
10706 |
10647 |
0 |
0 |
T7 |
6715 |
6644 |
0 |
0 |
T8 |
1127 |
1068 |
0 |
0 |
T9 |
501520 |
501494 |
0 |
0 |
T10 |
21777 |
21683 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
400702657 |
0 |
0 |
T1 |
174079 |
174022 |
0 |
0 |
T2 |
183064 |
183054 |
0 |
0 |
T3 |
3686 |
3602 |
0 |
0 |
T4 |
128719 |
128714 |
0 |
0 |
T5 |
441395 |
441297 |
0 |
0 |
T6 |
10706 |
10647 |
0 |
0 |
T7 |
6715 |
6644 |
0 |
0 |
T8 |
1127 |
1068 |
0 |
0 |
T9 |
501520 |
501494 |
0 |
0 |
T10 |
21777 |
21683 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400785262 |
0 |
0 |
0 |