dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 375573454 2598848 0 0
DepthKnown_A 375573454 375442616 0 0
RvalidKnown_A 375573454 375442616 0 0
WreadyKnown_A 375573454 375442616 0 0
gen_passthru_fifo.paramCheckPass 1100 1100 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 2598848 0 0
T1 659042 17488 0 0
T2 14115 832 0 0
T3 388522 1663 0 0
T4 239187 1663 0 0
T5 1212 0 0 0
T6 2076 0 0 0
T7 229583 4998 0 0
T8 4675 0 0 0
T9 14556 832 0 0
T10 66665 1663 0 0
T11 0 832 0 0
T12 0 1663 0 0
T19 0 1663 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1100 1100 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 375573454 2943846 0 0
DepthKnown_A 375573454 375442616 0 0
RvalidKnown_A 375573454 375442616 0 0
WreadyKnown_A 375573454 375442616 0 0
gen_passthru_fifo.paramCheckPass 1100 1100 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 2943846 0 0
T1 659042 32473 0 0
T2 14115 832 0 0
T3 388522 832 0 0
T4 239187 832 0 0
T5 1212 0 0 0
T6 2076 0 0 0
T7 229583 9046 0 0
T8 4675 0 0 0
T9 14556 832 0 0
T10 66665 832 0 0
T11 0 832 0 0
T12 0 832 0 0
T19 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1100 1100 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 375573454 156674 0 0
DepthKnown_A 375573454 375442616 0 0
RvalidKnown_A 375573454 375442616 0 0
WreadyKnown_A 375573454 375442616 0 0
gen_passthru_fifo.paramCheckPass 1100 1100 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 156674 0 0
T1 659042 1074 0 0
T2 14115 0 0 0
T3 388522 0 0 0
T4 239187 0 0 0
T5 1212 0 0 0
T6 2076 0 0 0
T7 229583 64 0 0
T8 4675 0 0 0
T9 14556 0 0 0
T10 66665 0 0 0
T14 0 1029 0 0
T15 0 37 0 0
T16 0 28 0 0
T18 0 571 0 0
T20 0 128 0 0
T27 0 64 0 0
T28 0 478 0 0
T29 0 300 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1100 1100 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 375573454 378867 0 0
DepthKnown_A 375573454 375442616 0 0
RvalidKnown_A 375573454 375442616 0 0
WreadyKnown_A 375573454 375442616 0 0
gen_passthru_fifo.paramCheckPass 1100 1100 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 378867 0 0
T1 659042 4818 0 0
T2 14115 0 0 0
T3 388522 0 0 0
T4 239187 0 0 0
T5 1212 0 0 0
T6 2076 0 0 0
T7 229583 313 0 0
T8 4675 0 0 0
T9 14556 0 0 0
T10 66665 0 0 0
T14 0 4718 0 0
T15 0 37 0 0
T16 0 28 0 0
T18 0 571 0 0
T20 0 592 0 0
T27 0 64 0 0
T28 0 1627 0 0
T29 0 300 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1100 1100 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 375573454 6038366 0 0
DepthKnown_A 375573454 375442616 0 0
RvalidKnown_A 375573454 375442616 0 0
WreadyKnown_A 375573454 375442616 0 0
gen_passthru_fifo.paramCheckPass 1100 1100 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 6038366 0 0
T1 659042 129156 0 0
T2 14115 788 0 0
T3 388522 69 0 0
T4 239187 8511 0 0
T5 1212 51 0 0
T6 2076 72 0 0
T7 229583 660 0 0
T8 4675 20 0 0
T9 14556 344 0 0
T10 66665 65 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1100 1100 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 375573454 13374826 0 0
DepthKnown_A 375573454 375442616 0 0
RvalidKnown_A 375573454 375442616 0 0
WreadyKnown_A 375573454 375442616 0 0
gen_passthru_fifo.paramCheckPass 1100 1100 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 13374826 0 0
T1 659042 518055 0 0
T2 14115 788 0 0
T3 388522 69 0 0
T4 239187 26335 0 0
T5 1212 51 0 0
T6 2076 309 0 0
T7 229583 2706 0 0
T8 4675 20 0 0
T9 14556 344 0 0
T10 66665 173 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375573454 375442616 0 0
T1 659042 659033 0 0
T2 14115 14061 0 0
T3 388522 388424 0 0
T4 239187 239131 0 0
T5 1212 1145 0 0
T6 2076 1997 0 0
T7 229583 229483 0 0
T8 4675 4604 0 0
T9 14556 14499 0 0
T10 66665 66592 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1100 1100 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%