Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Covered | T1,T2,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T9 |
0 |
0 |
Covered |
T1,T2,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T9 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
18684522 |
0 |
0 |
T1 |
4246 |
904 |
0 |
0 |
T2 |
112169 |
17466 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
2152 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
302207 |
0 |
0 |
T12 |
189610 |
399717 |
0 |
0 |
T13 |
426012 |
81292 |
0 |
0 |
T21 |
0 |
10106 |
0 |
0 |
T22 |
0 |
1986 |
0 |
0 |
T31 |
0 |
234 |
0 |
0 |
T32 |
0 |
29451 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
94294782 |
0 |
0 |
T1 |
4246 |
4246 |
0 |
0 |
T2 |
112169 |
111898 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
11170 |
0 |
0 |
T10 |
108 |
108 |
0 |
0 |
T11 |
163338 |
131125 |
0 |
0 |
T12 |
189610 |
178785 |
0 |
0 |
T13 |
426012 |
423149 |
0 |
0 |
T17 |
0 |
36944 |
0 |
0 |
T21 |
0 |
11354 |
0 |
0 |
T22 |
0 |
4536 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
94294782 |
0 |
0 |
T1 |
4246 |
4246 |
0 |
0 |
T2 |
112169 |
111898 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
11170 |
0 |
0 |
T10 |
108 |
108 |
0 |
0 |
T11 |
163338 |
131125 |
0 |
0 |
T12 |
189610 |
178785 |
0 |
0 |
T13 |
426012 |
423149 |
0 |
0 |
T17 |
0 |
36944 |
0 |
0 |
T21 |
0 |
11354 |
0 |
0 |
T22 |
0 |
4536 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
94294782 |
0 |
0 |
T1 |
4246 |
4246 |
0 |
0 |
T2 |
112169 |
111898 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
11170 |
0 |
0 |
T10 |
108 |
108 |
0 |
0 |
T11 |
163338 |
131125 |
0 |
0 |
T12 |
189610 |
178785 |
0 |
0 |
T13 |
426012 |
423149 |
0 |
0 |
T17 |
0 |
36944 |
0 |
0 |
T21 |
0 |
11354 |
0 |
0 |
T22 |
0 |
4536 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
18684522 |
0 |
0 |
T1 |
4246 |
904 |
0 |
0 |
T2 |
112169 |
17466 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
2152 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
302207 |
0 |
0 |
T12 |
189610 |
399717 |
0 |
0 |
T13 |
426012 |
81292 |
0 |
0 |
T21 |
0 |
10106 |
0 |
0 |
T22 |
0 |
1986 |
0 |
0 |
T31 |
0 |
234 |
0 |
0 |
T32 |
0 |
29451 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T9 |
1 | 0 | 1 | Covered | T1,T2,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Covered | T1,T2,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T9 |
0 |
0 |
Covered |
T1,T2,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T9 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
19625882 |
0 |
0 |
T1 |
4246 |
1030 |
0 |
0 |
T2 |
112169 |
18654 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
2434 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
316526 |
0 |
0 |
T12 |
189610 |
417942 |
0 |
0 |
T13 |
426012 |
84224 |
0 |
0 |
T21 |
0 |
11034 |
0 |
0 |
T22 |
0 |
2048 |
0 |
0 |
T31 |
0 |
264 |
0 |
0 |
T32 |
0 |
31212 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
94294782 |
0 |
0 |
T1 |
4246 |
4246 |
0 |
0 |
T2 |
112169 |
111898 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
11170 |
0 |
0 |
T10 |
108 |
108 |
0 |
0 |
T11 |
163338 |
131125 |
0 |
0 |
T12 |
189610 |
178785 |
0 |
0 |
T13 |
426012 |
423149 |
0 |
0 |
T17 |
0 |
36944 |
0 |
0 |
T21 |
0 |
11354 |
0 |
0 |
T22 |
0 |
4536 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
94294782 |
0 |
0 |
T1 |
4246 |
4246 |
0 |
0 |
T2 |
112169 |
111898 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
11170 |
0 |
0 |
T10 |
108 |
108 |
0 |
0 |
T11 |
163338 |
131125 |
0 |
0 |
T12 |
189610 |
178785 |
0 |
0 |
T13 |
426012 |
423149 |
0 |
0 |
T17 |
0 |
36944 |
0 |
0 |
T21 |
0 |
11354 |
0 |
0 |
T22 |
0 |
4536 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
94294782 |
0 |
0 |
T1 |
4246 |
4246 |
0 |
0 |
T2 |
112169 |
111898 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
11170 |
0 |
0 |
T10 |
108 |
108 |
0 |
0 |
T11 |
163338 |
131125 |
0 |
0 |
T12 |
189610 |
178785 |
0 |
0 |
T13 |
426012 |
423149 |
0 |
0 |
T17 |
0 |
36944 |
0 |
0 |
T21 |
0 |
11354 |
0 |
0 |
T22 |
0 |
4536 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
19625882 |
0 |
0 |
T1 |
4246 |
1030 |
0 |
0 |
T2 |
112169 |
18654 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
2434 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
316526 |
0 |
0 |
T12 |
189610 |
417942 |
0 |
0 |
T13 |
426012 |
84224 |
0 |
0 |
T21 |
0 |
11034 |
0 |
0 |
T22 |
0 |
2048 |
0 |
0 |
T31 |
0 |
264 |
0 |
0 |
T32 |
0 |
31212 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T9 |
0 |
0 |
Covered |
T1,T2,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
94294782 |
0 |
0 |
T1 |
4246 |
4246 |
0 |
0 |
T2 |
112169 |
111898 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
11170 |
0 |
0 |
T10 |
108 |
108 |
0 |
0 |
T11 |
163338 |
131125 |
0 |
0 |
T12 |
189610 |
178785 |
0 |
0 |
T13 |
426012 |
423149 |
0 |
0 |
T17 |
0 |
36944 |
0 |
0 |
T21 |
0 |
11354 |
0 |
0 |
T22 |
0 |
4536 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
94294782 |
0 |
0 |
T1 |
4246 |
4246 |
0 |
0 |
T2 |
112169 |
111898 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
11170 |
0 |
0 |
T10 |
108 |
108 |
0 |
0 |
T11 |
163338 |
131125 |
0 |
0 |
T12 |
189610 |
178785 |
0 |
0 |
T13 |
426012 |
423149 |
0 |
0 |
T17 |
0 |
36944 |
0 |
0 |
T21 |
0 |
11354 |
0 |
0 |
T22 |
0 |
4536 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
94294782 |
0 |
0 |
T1 |
4246 |
4246 |
0 |
0 |
T2 |
112169 |
111898 |
0 |
0 |
T4 |
79518 |
0 |
0 |
0 |
T5 |
51393 |
0 |
0 |
0 |
T8 |
1059 |
0 |
0 |
0 |
T9 |
11170 |
11170 |
0 |
0 |
T10 |
108 |
108 |
0 |
0 |
T11 |
163338 |
131125 |
0 |
0 |
T12 |
189610 |
178785 |
0 |
0 |
T13 |
426012 |
423149 |
0 |
0 |
T17 |
0 |
36944 |
0 |
0 |
T21 |
0 |
11354 |
0 |
0 |
T22 |
0 |
4536 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T12,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T12,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T11,T12,T30 |
1 | 0 | 1 | Covered | T11,T12,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T12,T30 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T12,T30 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T30 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T30 |
1 | 0 | Covered | T11,T12,T30 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T30 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T8 |
0 |
0 |
Covered |
T4,T5,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T30 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
6389743 |
0 |
0 |
T11 |
163338 |
101485 |
0 |
0 |
T12 |
189610 |
29009 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
0 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
936 |
0 |
0 |
0 |
T19 |
87268 |
0 |
0 |
0 |
T20 |
72 |
0 |
0 |
0 |
T21 |
11435 |
0 |
0 |
0 |
T22 |
4536 |
0 |
0 |
0 |
T30 |
0 |
4571 |
0 |
0 |
T34 |
0 |
20029 |
0 |
0 |
T35 |
0 |
5278 |
0 |
0 |
T39 |
0 |
35046 |
0 |
0 |
T47 |
0 |
1037 |
0 |
0 |
T48 |
0 |
36020 |
0 |
0 |
T49 |
0 |
56433 |
0 |
0 |
T50 |
0 |
952 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
31351693 |
0 |
0 |
T4 |
79518 |
75776 |
0 |
0 |
T5 |
51393 |
48808 |
0 |
0 |
T8 |
1059 |
576 |
0 |
0 |
T9 |
11170 |
0 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
307560 |
0 |
0 |
T12 |
189610 |
99464 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
648 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
82392 |
0 |
0 |
T20 |
0 |
72 |
0 |
0 |
T46 |
0 |
864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
31351693 |
0 |
0 |
T4 |
79518 |
75776 |
0 |
0 |
T5 |
51393 |
48808 |
0 |
0 |
T8 |
1059 |
576 |
0 |
0 |
T9 |
11170 |
0 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
307560 |
0 |
0 |
T12 |
189610 |
99464 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
648 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
82392 |
0 |
0 |
T20 |
0 |
72 |
0 |
0 |
T46 |
0 |
864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
31351693 |
0 |
0 |
T4 |
79518 |
75776 |
0 |
0 |
T5 |
51393 |
48808 |
0 |
0 |
T8 |
1059 |
576 |
0 |
0 |
T9 |
11170 |
0 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
307560 |
0 |
0 |
T12 |
189610 |
99464 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
648 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
82392 |
0 |
0 |
T20 |
0 |
72 |
0 |
0 |
T46 |
0 |
864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
6389743 |
0 |
0 |
T11 |
163338 |
101485 |
0 |
0 |
T12 |
189610 |
29009 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
0 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
936 |
0 |
0 |
0 |
T19 |
87268 |
0 |
0 |
0 |
T20 |
72 |
0 |
0 |
0 |
T21 |
11435 |
0 |
0 |
0 |
T22 |
4536 |
0 |
0 |
0 |
T30 |
0 |
4571 |
0 |
0 |
T34 |
0 |
20029 |
0 |
0 |
T35 |
0 |
5278 |
0 |
0 |
T39 |
0 |
35046 |
0 |
0 |
T47 |
0 |
1037 |
0 |
0 |
T48 |
0 |
36020 |
0 |
0 |
T49 |
0 |
56433 |
0 |
0 |
T50 |
0 |
952 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T12,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T12,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T12,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T11,T12,T30 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T12,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T8 |
0 |
0 |
Covered |
T4,T5,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T30 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
205371 |
0 |
0 |
T11 |
163338 |
3265 |
0 |
0 |
T12 |
189610 |
932 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
0 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
936 |
0 |
0 |
0 |
T19 |
87268 |
0 |
0 |
0 |
T20 |
72 |
0 |
0 |
0 |
T21 |
11435 |
0 |
0 |
0 |
T22 |
4536 |
0 |
0 |
0 |
T30 |
0 |
146 |
0 |
0 |
T34 |
0 |
644 |
0 |
0 |
T35 |
0 |
167 |
0 |
0 |
T39 |
0 |
1129 |
0 |
0 |
T47 |
0 |
33 |
0 |
0 |
T48 |
0 |
1158 |
0 |
0 |
T49 |
0 |
1816 |
0 |
0 |
T50 |
0 |
31 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
31351693 |
0 |
0 |
T4 |
79518 |
75776 |
0 |
0 |
T5 |
51393 |
48808 |
0 |
0 |
T8 |
1059 |
576 |
0 |
0 |
T9 |
11170 |
0 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
307560 |
0 |
0 |
T12 |
189610 |
99464 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
648 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
82392 |
0 |
0 |
T20 |
0 |
72 |
0 |
0 |
T46 |
0 |
864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
31351693 |
0 |
0 |
T4 |
79518 |
75776 |
0 |
0 |
T5 |
51393 |
48808 |
0 |
0 |
T8 |
1059 |
576 |
0 |
0 |
T9 |
11170 |
0 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
307560 |
0 |
0 |
T12 |
189610 |
99464 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
648 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
82392 |
0 |
0 |
T20 |
0 |
72 |
0 |
0 |
T46 |
0 |
864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
31351693 |
0 |
0 |
T4 |
79518 |
75776 |
0 |
0 |
T5 |
51393 |
48808 |
0 |
0 |
T8 |
1059 |
576 |
0 |
0 |
T9 |
11170 |
0 |
0 |
0 |
T10 |
108 |
0 |
0 |
0 |
T11 |
163338 |
307560 |
0 |
0 |
T12 |
189610 |
99464 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
648 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
0 |
936 |
0 |
0 |
T19 |
0 |
82392 |
0 |
0 |
T20 |
0 |
72 |
0 |
0 |
T46 |
0 |
864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126916676 |
205371 |
0 |
0 |
T11 |
163338 |
3265 |
0 |
0 |
T12 |
189610 |
932 |
0 |
0 |
T13 |
426012 |
0 |
0 |
0 |
T16 |
742 |
0 |
0 |
0 |
T17 |
36944 |
0 |
0 |
0 |
T18 |
936 |
0 |
0 |
0 |
T19 |
87268 |
0 |
0 |
0 |
T20 |
72 |
0 |
0 |
0 |
T21 |
11435 |
0 |
0 |
0 |
T22 |
4536 |
0 |
0 |
0 |
T30 |
0 |
146 |
0 |
0 |
T34 |
0 |
644 |
0 |
0 |
T35 |
0 |
167 |
0 |
0 |
T39 |
0 |
1129 |
0 |
0 |
T47 |
0 |
33 |
0 |
0 |
T48 |
0 |
1158 |
0 |
0 |
T49 |
0 |
1816 |
0 |
0 |
T50 |
0 |
31 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
2584371 |
0 |
0 |
T1 |
27302 |
832 |
0 |
0 |
T2 |
908450 |
3752 |
0 |
0 |
T3 |
760 |
0 |
0 |
0 |
T4 |
267137 |
0 |
0 |
0 |
T5 |
260504 |
0 |
0 |
0 |
T6 |
685 |
0 |
0 |
0 |
T7 |
3438 |
832 |
0 |
0 |
T8 |
11905 |
0 |
0 |
0 |
T9 |
81841 |
832 |
0 |
0 |
T10 |
3642 |
832 |
0 |
0 |
T11 |
0 |
60618 |
0 |
0 |
T12 |
0 |
35106 |
0 |
0 |
T13 |
0 |
19784 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
T21 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
363153656 |
0 |
0 |
T1 |
27302 |
27243 |
0 |
0 |
T2 |
908450 |
908364 |
0 |
0 |
T3 |
760 |
706 |
0 |
0 |
T4 |
267137 |
267070 |
0 |
0 |
T5 |
260504 |
260425 |
0 |
0 |
T6 |
685 |
626 |
0 |
0 |
T7 |
3438 |
3379 |
0 |
0 |
T8 |
11905 |
11854 |
0 |
0 |
T9 |
81841 |
81758 |
0 |
0 |
T10 |
3642 |
3563 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
363153656 |
0 |
0 |
T1 |
27302 |
27243 |
0 |
0 |
T2 |
908450 |
908364 |
0 |
0 |
T3 |
760 |
706 |
0 |
0 |
T4 |
267137 |
267070 |
0 |
0 |
T5 |
260504 |
260425 |
0 |
0 |
T6 |
685 |
626 |
0 |
0 |
T7 |
3438 |
3379 |
0 |
0 |
T8 |
11905 |
11854 |
0 |
0 |
T9 |
81841 |
81758 |
0 |
0 |
T10 |
3642 |
3563 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
363153656 |
0 |
0 |
T1 |
27302 |
27243 |
0 |
0 |
T2 |
908450 |
908364 |
0 |
0 |
T3 |
760 |
706 |
0 |
0 |
T4 |
267137 |
267070 |
0 |
0 |
T5 |
260504 |
260425 |
0 |
0 |
T6 |
685 |
626 |
0 |
0 |
T7 |
3438 |
3379 |
0 |
0 |
T8 |
11905 |
11854 |
0 |
0 |
T9 |
81841 |
81758 |
0 |
0 |
T10 |
3642 |
3563 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
2584371 |
0 |
0 |
T1 |
27302 |
832 |
0 |
0 |
T2 |
908450 |
3752 |
0 |
0 |
T3 |
760 |
0 |
0 |
0 |
T4 |
267137 |
0 |
0 |
0 |
T5 |
260504 |
0 |
0 |
0 |
T6 |
685 |
0 |
0 |
0 |
T7 |
3438 |
832 |
0 |
0 |
T8 |
11905 |
0 |
0 |
0 |
T9 |
81841 |
832 |
0 |
0 |
T10 |
3642 |
832 |
0 |
0 |
T11 |
0 |
60618 |
0 |
0 |
T12 |
0 |
35106 |
0 |
0 |
T13 |
0 |
19784 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
T21 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
363153656 |
0 |
0 |
T1 |
27302 |
27243 |
0 |
0 |
T2 |
908450 |
908364 |
0 |
0 |
T3 |
760 |
706 |
0 |
0 |
T4 |
267137 |
267070 |
0 |
0 |
T5 |
260504 |
260425 |
0 |
0 |
T6 |
685 |
626 |
0 |
0 |
T7 |
3438 |
3379 |
0 |
0 |
T8 |
11905 |
11854 |
0 |
0 |
T9 |
81841 |
81758 |
0 |
0 |
T10 |
3642 |
3563 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
363153656 |
0 |
0 |
T1 |
27302 |
27243 |
0 |
0 |
T2 |
908450 |
908364 |
0 |
0 |
T3 |
760 |
706 |
0 |
0 |
T4 |
267137 |
267070 |
0 |
0 |
T5 |
260504 |
260425 |
0 |
0 |
T6 |
685 |
626 |
0 |
0 |
T7 |
3438 |
3379 |
0 |
0 |
T8 |
11905 |
11854 |
0 |
0 |
T9 |
81841 |
81758 |
0 |
0 |
T10 |
3642 |
3563 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
363153656 |
0 |
0 |
T1 |
27302 |
27243 |
0 |
0 |
T2 |
908450 |
908364 |
0 |
0 |
T3 |
760 |
706 |
0 |
0 |
T4 |
267137 |
267070 |
0 |
0 |
T5 |
260504 |
260425 |
0 |
0 |
T6 |
685 |
626 |
0 |
0 |
T7 |
3438 |
3379 |
0 |
0 |
T8 |
11905 |
11854 |
0 |
0 |
T9 |
81841 |
81758 |
0 |
0 |
T10 |
3642 |
3563 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363239476 |
0 |
0 |
0 |