Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
19962463 |
0 |
0 |
T1 |
88515 |
32126 |
0 |
0 |
T3 |
8496 |
3991 |
0 |
0 |
T4 |
16876 |
10008 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
277024 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
65206 |
0 |
0 |
T13 |
145746 |
5537 |
0 |
0 |
T15 |
0 |
43916 |
0 |
0 |
T16 |
0 |
28619 |
0 |
0 |
T17 |
0 |
156933 |
0 |
0 |
T35 |
0 |
18117 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
105575941 |
0 |
0 |
T1 |
88515 |
88086 |
0 |
0 |
T3 |
8496 |
8496 |
0 |
0 |
T4 |
16876 |
16482 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
45936 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
936531 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
434848 |
0 |
0 |
T13 |
145746 |
145364 |
0 |
0 |
T15 |
0 |
222757 |
0 |
0 |
T16 |
0 |
254914 |
0 |
0 |
T17 |
0 |
701758 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
105575941 |
0 |
0 |
T1 |
88515 |
88086 |
0 |
0 |
T3 |
8496 |
8496 |
0 |
0 |
T4 |
16876 |
16482 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
45936 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
936531 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
434848 |
0 |
0 |
T13 |
145746 |
145364 |
0 |
0 |
T15 |
0 |
222757 |
0 |
0 |
T16 |
0 |
254914 |
0 |
0 |
T17 |
0 |
701758 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
105575941 |
0 |
0 |
T1 |
88515 |
88086 |
0 |
0 |
T3 |
8496 |
8496 |
0 |
0 |
T4 |
16876 |
16482 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
45936 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
936531 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
434848 |
0 |
0 |
T13 |
145746 |
145364 |
0 |
0 |
T15 |
0 |
222757 |
0 |
0 |
T16 |
0 |
254914 |
0 |
0 |
T17 |
0 |
701758 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
19962463 |
0 |
0 |
T1 |
88515 |
32126 |
0 |
0 |
T3 |
8496 |
3991 |
0 |
0 |
T4 |
16876 |
10008 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
277024 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
65206 |
0 |
0 |
T13 |
145746 |
5537 |
0 |
0 |
T15 |
0 |
43916 |
0 |
0 |
T16 |
0 |
28619 |
0 |
0 |
T17 |
0 |
156933 |
0 |
0 |
T35 |
0 |
18117 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
21004775 |
0 |
0 |
T1 |
88515 |
34904 |
0 |
0 |
T3 |
8496 |
4112 |
0 |
0 |
T4 |
16876 |
10538 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
291529 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
68530 |
0 |
0 |
T13 |
145746 |
5789 |
0 |
0 |
T15 |
0 |
45484 |
0 |
0 |
T16 |
0 |
29947 |
0 |
0 |
T17 |
0 |
166711 |
0 |
0 |
T35 |
0 |
19033 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
105575941 |
0 |
0 |
T1 |
88515 |
88086 |
0 |
0 |
T3 |
8496 |
8496 |
0 |
0 |
T4 |
16876 |
16482 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
45936 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
936531 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
434848 |
0 |
0 |
T13 |
145746 |
145364 |
0 |
0 |
T15 |
0 |
222757 |
0 |
0 |
T16 |
0 |
254914 |
0 |
0 |
T17 |
0 |
701758 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
105575941 |
0 |
0 |
T1 |
88515 |
88086 |
0 |
0 |
T3 |
8496 |
8496 |
0 |
0 |
T4 |
16876 |
16482 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
45936 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
936531 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
434848 |
0 |
0 |
T13 |
145746 |
145364 |
0 |
0 |
T15 |
0 |
222757 |
0 |
0 |
T16 |
0 |
254914 |
0 |
0 |
T17 |
0 |
701758 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
105575941 |
0 |
0 |
T1 |
88515 |
88086 |
0 |
0 |
T3 |
8496 |
8496 |
0 |
0 |
T4 |
16876 |
16482 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
45936 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
936531 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
434848 |
0 |
0 |
T13 |
145746 |
145364 |
0 |
0 |
T15 |
0 |
222757 |
0 |
0 |
T16 |
0 |
254914 |
0 |
0 |
T17 |
0 |
701758 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
21004775 |
0 |
0 |
T1 |
88515 |
34904 |
0 |
0 |
T3 |
8496 |
4112 |
0 |
0 |
T4 |
16876 |
10538 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
291529 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
68530 |
0 |
0 |
T13 |
145746 |
5789 |
0 |
0 |
T15 |
0 |
45484 |
0 |
0 |
T16 |
0 |
29947 |
0 |
0 |
T17 |
0 |
166711 |
0 |
0 |
T35 |
0 |
19033 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
105575941 |
0 |
0 |
T1 |
88515 |
88086 |
0 |
0 |
T3 |
8496 |
8496 |
0 |
0 |
T4 |
16876 |
16482 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
45936 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
936531 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
434848 |
0 |
0 |
T13 |
145746 |
145364 |
0 |
0 |
T15 |
0 |
222757 |
0 |
0 |
T16 |
0 |
254914 |
0 |
0 |
T17 |
0 |
701758 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
105575941 |
0 |
0 |
T1 |
88515 |
88086 |
0 |
0 |
T3 |
8496 |
8496 |
0 |
0 |
T4 |
16876 |
16482 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
45936 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
936531 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
434848 |
0 |
0 |
T13 |
145746 |
145364 |
0 |
0 |
T15 |
0 |
222757 |
0 |
0 |
T16 |
0 |
254914 |
0 |
0 |
T17 |
0 |
701758 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
105575941 |
0 |
0 |
T1 |
88515 |
88086 |
0 |
0 |
T3 |
8496 |
8496 |
0 |
0 |
T4 |
16876 |
16482 |
0 |
0 |
T5 |
2946 |
0 |
0 |
0 |
T7 |
45936 |
45936 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
936531 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
434848 |
0 |
0 |
T13 |
145746 |
145364 |
0 |
0 |
T15 |
0 |
222757 |
0 |
0 |
T16 |
0 |
254914 |
0 |
0 |
T17 |
0 |
701758 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T10,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T9,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T9,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T10,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T9,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T10,T12 |
1 | 0 | 1 | Covered | T5,T10,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T10,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T10,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T10,T12 |
1 | 0 | Covered | T5,T10,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T9,T10 |
0 |
0 |
Covered |
T5,T9,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T12 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
6013964 |
0 |
0 |
T5 |
2946 |
950 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
57878 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
53951 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
0 |
0 |
0 |
T15 |
244551 |
8564 |
0 |
0 |
T16 |
460916 |
50794 |
0 |
0 |
T17 |
0 |
5093 |
0 |
0 |
T18 |
0 |
44327 |
0 |
0 |
T24 |
0 |
18225 |
0 |
0 |
T25 |
0 |
10934 |
0 |
0 |
T40 |
0 |
15579 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
26852136 |
0 |
0 |
T5 |
2946 |
2464 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
37040 |
0 |
0 |
T10 |
133448 |
389680 |
0 |
0 |
T11 |
41061 |
38448 |
0 |
0 |
T12 |
650534 |
210312 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
576 |
0 |
0 |
T15 |
244551 |
19224 |
0 |
0 |
T16 |
460916 |
197360 |
0 |
0 |
T17 |
0 |
14400 |
0 |
0 |
T24 |
0 |
168432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
26852136 |
0 |
0 |
T5 |
2946 |
2464 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
37040 |
0 |
0 |
T10 |
133448 |
389680 |
0 |
0 |
T11 |
41061 |
38448 |
0 |
0 |
T12 |
650534 |
210312 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
576 |
0 |
0 |
T15 |
244551 |
19224 |
0 |
0 |
T16 |
460916 |
197360 |
0 |
0 |
T17 |
0 |
14400 |
0 |
0 |
T24 |
0 |
168432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
26852136 |
0 |
0 |
T5 |
2946 |
2464 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
37040 |
0 |
0 |
T10 |
133448 |
389680 |
0 |
0 |
T11 |
41061 |
38448 |
0 |
0 |
T12 |
650534 |
210312 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
576 |
0 |
0 |
T15 |
244551 |
19224 |
0 |
0 |
T16 |
460916 |
197360 |
0 |
0 |
T17 |
0 |
14400 |
0 |
0 |
T24 |
0 |
168432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
6013964 |
0 |
0 |
T5 |
2946 |
950 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
57878 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
53951 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
0 |
0 |
0 |
T15 |
244551 |
8564 |
0 |
0 |
T16 |
460916 |
50794 |
0 |
0 |
T17 |
0 |
5093 |
0 |
0 |
T18 |
0 |
44327 |
0 |
0 |
T24 |
0 |
18225 |
0 |
0 |
T25 |
0 |
10934 |
0 |
0 |
T40 |
0 |
15579 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T9,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T9,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T10,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T9,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T10,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T10,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T10,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T9,T10 |
0 |
0 |
Covered |
T5,T9,T10 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T12 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
193303 |
0 |
0 |
T5 |
2946 |
31 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
1860 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
1742 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
0 |
0 |
0 |
T15 |
244551 |
275 |
0 |
0 |
T16 |
460916 |
1631 |
0 |
0 |
T17 |
0 |
165 |
0 |
0 |
T18 |
0 |
1423 |
0 |
0 |
T24 |
0 |
587 |
0 |
0 |
T25 |
0 |
350 |
0 |
0 |
T40 |
0 |
498 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
26852136 |
0 |
0 |
T5 |
2946 |
2464 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
37040 |
0 |
0 |
T10 |
133448 |
389680 |
0 |
0 |
T11 |
41061 |
38448 |
0 |
0 |
T12 |
650534 |
210312 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
576 |
0 |
0 |
T15 |
244551 |
19224 |
0 |
0 |
T16 |
460916 |
197360 |
0 |
0 |
T17 |
0 |
14400 |
0 |
0 |
T24 |
0 |
168432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
26852136 |
0 |
0 |
T5 |
2946 |
2464 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
37040 |
0 |
0 |
T10 |
133448 |
389680 |
0 |
0 |
T11 |
41061 |
38448 |
0 |
0 |
T12 |
650534 |
210312 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
576 |
0 |
0 |
T15 |
244551 |
19224 |
0 |
0 |
T16 |
460916 |
197360 |
0 |
0 |
T17 |
0 |
14400 |
0 |
0 |
T24 |
0 |
168432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
26852136 |
0 |
0 |
T5 |
2946 |
2464 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
37040 |
0 |
0 |
T10 |
133448 |
389680 |
0 |
0 |
T11 |
41061 |
38448 |
0 |
0 |
T12 |
650534 |
210312 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
576 |
0 |
0 |
T15 |
244551 |
19224 |
0 |
0 |
T16 |
460916 |
197360 |
0 |
0 |
T17 |
0 |
14400 |
0 |
0 |
T24 |
0 |
168432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133733519 |
193303 |
0 |
0 |
T5 |
2946 |
31 |
0 |
0 |
T7 |
45936 |
0 |
0 |
0 |
T9 |
39241 |
0 |
0 |
0 |
T10 |
133448 |
1860 |
0 |
0 |
T11 |
41061 |
0 |
0 |
0 |
T12 |
650534 |
1742 |
0 |
0 |
T13 |
145746 |
0 |
0 |
0 |
T14 |
576 |
0 |
0 |
0 |
T15 |
244551 |
275 |
0 |
0 |
T16 |
460916 |
1631 |
0 |
0 |
T17 |
0 |
165 |
0 |
0 |
T18 |
0 |
1423 |
0 |
0 |
T24 |
0 |
587 |
0 |
0 |
T25 |
0 |
350 |
0 |
0 |
T40 |
0 |
498 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
2820482 |
0 |
0 |
T1 |
55485 |
3754 |
0 |
0 |
T2 |
10199 |
3651 |
0 |
0 |
T3 |
7369 |
840 |
0 |
0 |
T4 |
103110 |
1088 |
0 |
0 |
T5 |
18036 |
0 |
0 |
0 |
T6 |
3259 |
0 |
0 |
0 |
T7 |
145217 |
832 |
0 |
0 |
T8 |
664 |
0 |
0 |
0 |
T9 |
46800 |
0 |
0 |
0 |
T10 |
713749 |
27042 |
0 |
0 |
T12 |
0 |
18479 |
0 |
0 |
T13 |
0 |
3328 |
0 |
0 |
T15 |
0 |
9553 |
0 |
0 |
T16 |
0 |
5824 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
417375191 |
0 |
0 |
T1 |
55485 |
55413 |
0 |
0 |
T2 |
10199 |
10149 |
0 |
0 |
T3 |
7369 |
7293 |
0 |
0 |
T4 |
103110 |
103046 |
0 |
0 |
T5 |
18036 |
17943 |
0 |
0 |
T6 |
3259 |
3167 |
0 |
0 |
T7 |
145217 |
145147 |
0 |
0 |
T8 |
664 |
567 |
0 |
0 |
T9 |
46800 |
46726 |
0 |
0 |
T10 |
713749 |
713697 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
417375191 |
0 |
0 |
T1 |
55485 |
55413 |
0 |
0 |
T2 |
10199 |
10149 |
0 |
0 |
T3 |
7369 |
7293 |
0 |
0 |
T4 |
103110 |
103046 |
0 |
0 |
T5 |
18036 |
17943 |
0 |
0 |
T6 |
3259 |
3167 |
0 |
0 |
T7 |
145217 |
145147 |
0 |
0 |
T8 |
664 |
567 |
0 |
0 |
T9 |
46800 |
46726 |
0 |
0 |
T10 |
713749 |
713697 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
417375191 |
0 |
0 |
T1 |
55485 |
55413 |
0 |
0 |
T2 |
10199 |
10149 |
0 |
0 |
T3 |
7369 |
7293 |
0 |
0 |
T4 |
103110 |
103046 |
0 |
0 |
T5 |
18036 |
17943 |
0 |
0 |
T6 |
3259 |
3167 |
0 |
0 |
T7 |
145217 |
145147 |
0 |
0 |
T8 |
664 |
567 |
0 |
0 |
T9 |
46800 |
46726 |
0 |
0 |
T10 |
713749 |
713697 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
2820482 |
0 |
0 |
T1 |
55485 |
3754 |
0 |
0 |
T2 |
10199 |
3651 |
0 |
0 |
T3 |
7369 |
840 |
0 |
0 |
T4 |
103110 |
1088 |
0 |
0 |
T5 |
18036 |
0 |
0 |
0 |
T6 |
3259 |
0 |
0 |
0 |
T7 |
145217 |
832 |
0 |
0 |
T8 |
664 |
0 |
0 |
0 |
T9 |
46800 |
0 |
0 |
0 |
T10 |
713749 |
27042 |
0 |
0 |
T12 |
0 |
18479 |
0 |
0 |
T13 |
0 |
3328 |
0 |
0 |
T15 |
0 |
9553 |
0 |
0 |
T16 |
0 |
5824 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
417375191 |
0 |
0 |
T1 |
55485 |
55413 |
0 |
0 |
T2 |
10199 |
10149 |
0 |
0 |
T3 |
7369 |
7293 |
0 |
0 |
T4 |
103110 |
103046 |
0 |
0 |
T5 |
18036 |
17943 |
0 |
0 |
T6 |
3259 |
3167 |
0 |
0 |
T7 |
145217 |
145147 |
0 |
0 |
T8 |
664 |
567 |
0 |
0 |
T9 |
46800 |
46726 |
0 |
0 |
T10 |
713749 |
713697 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
417375191 |
0 |
0 |
T1 |
55485 |
55413 |
0 |
0 |
T2 |
10199 |
10149 |
0 |
0 |
T3 |
7369 |
7293 |
0 |
0 |
T4 |
103110 |
103046 |
0 |
0 |
T5 |
18036 |
17943 |
0 |
0 |
T6 |
3259 |
3167 |
0 |
0 |
T7 |
145217 |
145147 |
0 |
0 |
T8 |
664 |
567 |
0 |
0 |
T9 |
46800 |
46726 |
0 |
0 |
T10 |
713749 |
713697 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
417375191 |
0 |
0 |
T1 |
55485 |
55413 |
0 |
0 |
T2 |
10199 |
10149 |
0 |
0 |
T3 |
7369 |
7293 |
0 |
0 |
T4 |
103110 |
103046 |
0 |
0 |
T5 |
18036 |
17943 |
0 |
0 |
T6 |
3259 |
3167 |
0 |
0 |
T7 |
145217 |
145147 |
0 |
0 |
T8 |
664 |
567 |
0 |
0 |
T9 |
46800 |
46726 |
0 |
0 |
T10 |
713749 |
713697 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
417457136 |
0 |
0 |
0 |