Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
18915082 |
0 |
0 |
T2 |
580267 |
90297 |
0 |
0 |
T3 |
212198 |
20873 |
0 |
0 |
T5 |
72066 |
20842 |
0 |
0 |
T6 |
13742 |
10084 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
30963 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
27718 |
0 |
0 |
T11 |
30348 |
29160 |
0 |
0 |
T12 |
154381 |
36655 |
0 |
0 |
T33 |
0 |
12234 |
0 |
0 |
T35 |
0 |
27312 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
101957584 |
0 |
0 |
T2 |
580267 |
458946 |
0 |
0 |
T3 |
212198 |
60013 |
0 |
0 |
T5 |
72066 |
72066 |
0 |
0 |
T6 |
13742 |
13742 |
0 |
0 |
T7 |
172240 |
171760 |
0 |
0 |
T8 |
492659 |
279763 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
326375 |
0 |
0 |
T11 |
30348 |
30348 |
0 |
0 |
T12 |
154381 |
67674 |
0 |
0 |
T13 |
0 |
13402 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
101957584 |
0 |
0 |
T2 |
580267 |
458946 |
0 |
0 |
T3 |
212198 |
60013 |
0 |
0 |
T5 |
72066 |
72066 |
0 |
0 |
T6 |
13742 |
13742 |
0 |
0 |
T7 |
172240 |
171760 |
0 |
0 |
T8 |
492659 |
279763 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
326375 |
0 |
0 |
T11 |
30348 |
30348 |
0 |
0 |
T12 |
154381 |
67674 |
0 |
0 |
T13 |
0 |
13402 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
101957584 |
0 |
0 |
T2 |
580267 |
458946 |
0 |
0 |
T3 |
212198 |
60013 |
0 |
0 |
T5 |
72066 |
72066 |
0 |
0 |
T6 |
13742 |
13742 |
0 |
0 |
T7 |
172240 |
171760 |
0 |
0 |
T8 |
492659 |
279763 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
326375 |
0 |
0 |
T11 |
30348 |
30348 |
0 |
0 |
T12 |
154381 |
67674 |
0 |
0 |
T13 |
0 |
13402 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
18915082 |
0 |
0 |
T2 |
580267 |
90297 |
0 |
0 |
T3 |
212198 |
20873 |
0 |
0 |
T5 |
72066 |
20842 |
0 |
0 |
T6 |
13742 |
10084 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
30963 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
27718 |
0 |
0 |
T11 |
30348 |
29160 |
0 |
0 |
T12 |
154381 |
36655 |
0 |
0 |
T33 |
0 |
12234 |
0 |
0 |
T35 |
0 |
27312 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
19901799 |
0 |
0 |
T2 |
580267 |
94482 |
0 |
0 |
T3 |
212198 |
21655 |
0 |
0 |
T5 |
72066 |
21506 |
0 |
0 |
T6 |
13742 |
11518 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
32080 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
28961 |
0 |
0 |
T11 |
30348 |
30084 |
0 |
0 |
T12 |
154381 |
38518 |
0 |
0 |
T33 |
0 |
13082 |
0 |
0 |
T35 |
0 |
29608 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
101957584 |
0 |
0 |
T2 |
580267 |
458946 |
0 |
0 |
T3 |
212198 |
60013 |
0 |
0 |
T5 |
72066 |
72066 |
0 |
0 |
T6 |
13742 |
13742 |
0 |
0 |
T7 |
172240 |
171760 |
0 |
0 |
T8 |
492659 |
279763 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
326375 |
0 |
0 |
T11 |
30348 |
30348 |
0 |
0 |
T12 |
154381 |
67674 |
0 |
0 |
T13 |
0 |
13402 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
101957584 |
0 |
0 |
T2 |
580267 |
458946 |
0 |
0 |
T3 |
212198 |
60013 |
0 |
0 |
T5 |
72066 |
72066 |
0 |
0 |
T6 |
13742 |
13742 |
0 |
0 |
T7 |
172240 |
171760 |
0 |
0 |
T8 |
492659 |
279763 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
326375 |
0 |
0 |
T11 |
30348 |
30348 |
0 |
0 |
T12 |
154381 |
67674 |
0 |
0 |
T13 |
0 |
13402 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
101957584 |
0 |
0 |
T2 |
580267 |
458946 |
0 |
0 |
T3 |
212198 |
60013 |
0 |
0 |
T5 |
72066 |
72066 |
0 |
0 |
T6 |
13742 |
13742 |
0 |
0 |
T7 |
172240 |
171760 |
0 |
0 |
T8 |
492659 |
279763 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
326375 |
0 |
0 |
T11 |
30348 |
30348 |
0 |
0 |
T12 |
154381 |
67674 |
0 |
0 |
T13 |
0 |
13402 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
19901799 |
0 |
0 |
T2 |
580267 |
94482 |
0 |
0 |
T3 |
212198 |
21655 |
0 |
0 |
T5 |
72066 |
21506 |
0 |
0 |
T6 |
13742 |
11518 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
32080 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
28961 |
0 |
0 |
T11 |
30348 |
30084 |
0 |
0 |
T12 |
154381 |
38518 |
0 |
0 |
T33 |
0 |
13082 |
0 |
0 |
T35 |
0 |
29608 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
101957584 |
0 |
0 |
T2 |
580267 |
458946 |
0 |
0 |
T3 |
212198 |
60013 |
0 |
0 |
T5 |
72066 |
72066 |
0 |
0 |
T6 |
13742 |
13742 |
0 |
0 |
T7 |
172240 |
171760 |
0 |
0 |
T8 |
492659 |
279763 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
326375 |
0 |
0 |
T11 |
30348 |
30348 |
0 |
0 |
T12 |
154381 |
67674 |
0 |
0 |
T13 |
0 |
13402 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
101957584 |
0 |
0 |
T2 |
580267 |
458946 |
0 |
0 |
T3 |
212198 |
60013 |
0 |
0 |
T5 |
72066 |
72066 |
0 |
0 |
T6 |
13742 |
13742 |
0 |
0 |
T7 |
172240 |
171760 |
0 |
0 |
T8 |
492659 |
279763 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
326375 |
0 |
0 |
T11 |
30348 |
30348 |
0 |
0 |
T12 |
154381 |
67674 |
0 |
0 |
T13 |
0 |
13402 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
101957584 |
0 |
0 |
T2 |
580267 |
458946 |
0 |
0 |
T3 |
212198 |
60013 |
0 |
0 |
T5 |
72066 |
72066 |
0 |
0 |
T6 |
13742 |
13742 |
0 |
0 |
T7 |
172240 |
171760 |
0 |
0 |
T8 |
492659 |
279763 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
326375 |
0 |
0 |
T11 |
30348 |
30348 |
0 |
0 |
T12 |
154381 |
67674 |
0 |
0 |
T13 |
0 |
13402 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T8 |
1 | 0 | 1 | Covered | T2,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Covered | T2,T3,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T8 |
0 |
0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T8 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
5866032 |
0 |
0 |
T2 |
580267 |
37100 |
0 |
0 |
T3 |
212198 |
27911 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
33758 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
4370 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
24899 |
0 |
0 |
T15 |
0 |
21348 |
0 |
0 |
T16 |
0 |
40975 |
0 |
0 |
T17 |
0 |
301 |
0 |
0 |
T23 |
0 |
23966 |
0 |
0 |
T24 |
0 |
38254 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
26169209 |
0 |
0 |
T2 |
580267 |
116072 |
0 |
0 |
T3 |
212198 |
149512 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
205144 |
0 |
0 |
T9 |
65497 |
60824 |
0 |
0 |
T10 |
337833 |
8488 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
84168 |
0 |
0 |
T14 |
0 |
27792 |
0 |
0 |
T15 |
0 |
65496 |
0 |
0 |
T16 |
0 |
159648 |
0 |
0 |
T17 |
0 |
1008 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
26169209 |
0 |
0 |
T2 |
580267 |
116072 |
0 |
0 |
T3 |
212198 |
149512 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
205144 |
0 |
0 |
T9 |
65497 |
60824 |
0 |
0 |
T10 |
337833 |
8488 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
84168 |
0 |
0 |
T14 |
0 |
27792 |
0 |
0 |
T15 |
0 |
65496 |
0 |
0 |
T16 |
0 |
159648 |
0 |
0 |
T17 |
0 |
1008 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
26169209 |
0 |
0 |
T2 |
580267 |
116072 |
0 |
0 |
T3 |
212198 |
149512 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
205144 |
0 |
0 |
T9 |
65497 |
60824 |
0 |
0 |
T10 |
337833 |
8488 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
84168 |
0 |
0 |
T14 |
0 |
27792 |
0 |
0 |
T15 |
0 |
65496 |
0 |
0 |
T16 |
0 |
159648 |
0 |
0 |
T17 |
0 |
1008 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
5866032 |
0 |
0 |
T2 |
580267 |
37100 |
0 |
0 |
T3 |
212198 |
27911 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
33758 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
4370 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
24899 |
0 |
0 |
T15 |
0 |
21348 |
0 |
0 |
T16 |
0 |
40975 |
0 |
0 |
T17 |
0 |
301 |
0 |
0 |
T23 |
0 |
23966 |
0 |
0 |
T24 |
0 |
38254 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T8 |
0 |
0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T8 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
188526 |
0 |
0 |
T2 |
580267 |
1205 |
0 |
0 |
T3 |
212198 |
897 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
1084 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
141 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
803 |
0 |
0 |
T15 |
0 |
689 |
0 |
0 |
T16 |
0 |
1320 |
0 |
0 |
T17 |
0 |
10 |
0 |
0 |
T23 |
0 |
770 |
0 |
0 |
T24 |
0 |
1229 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
26169209 |
0 |
0 |
T2 |
580267 |
116072 |
0 |
0 |
T3 |
212198 |
149512 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
205144 |
0 |
0 |
T9 |
65497 |
60824 |
0 |
0 |
T10 |
337833 |
8488 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
84168 |
0 |
0 |
T14 |
0 |
27792 |
0 |
0 |
T15 |
0 |
65496 |
0 |
0 |
T16 |
0 |
159648 |
0 |
0 |
T17 |
0 |
1008 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
26169209 |
0 |
0 |
T2 |
580267 |
116072 |
0 |
0 |
T3 |
212198 |
149512 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
205144 |
0 |
0 |
T9 |
65497 |
60824 |
0 |
0 |
T10 |
337833 |
8488 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
84168 |
0 |
0 |
T14 |
0 |
27792 |
0 |
0 |
T15 |
0 |
65496 |
0 |
0 |
T16 |
0 |
159648 |
0 |
0 |
T17 |
0 |
1008 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
26169209 |
0 |
0 |
T2 |
580267 |
116072 |
0 |
0 |
T3 |
212198 |
149512 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
205144 |
0 |
0 |
T9 |
65497 |
60824 |
0 |
0 |
T10 |
337833 |
8488 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
84168 |
0 |
0 |
T14 |
0 |
27792 |
0 |
0 |
T15 |
0 |
65496 |
0 |
0 |
T16 |
0 |
159648 |
0 |
0 |
T17 |
0 |
1008 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129466618 |
188526 |
0 |
0 |
T2 |
580267 |
1205 |
0 |
0 |
T3 |
212198 |
897 |
0 |
0 |
T5 |
72066 |
0 |
0 |
0 |
T6 |
13742 |
0 |
0 |
0 |
T7 |
172240 |
0 |
0 |
0 |
T8 |
492659 |
1084 |
0 |
0 |
T9 |
65497 |
0 |
0 |
0 |
T10 |
337833 |
141 |
0 |
0 |
T11 |
30348 |
0 |
0 |
0 |
T12 |
154381 |
803 |
0 |
0 |
T15 |
0 |
689 |
0 |
0 |
T16 |
0 |
1320 |
0 |
0 |
T17 |
0 |
10 |
0 |
0 |
T23 |
0 |
770 |
0 |
0 |
T24 |
0 |
1229 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
2720594 |
0 |
0 |
T2 |
178611 |
4992 |
0 |
0 |
T3 |
117346 |
832 |
0 |
0 |
T4 |
923 |
0 |
0 |
0 |
T5 |
20698 |
832 |
0 |
0 |
T6 |
96714 |
3821 |
0 |
0 |
T7 |
93764 |
832 |
0 |
0 |
T8 |
447173 |
19701 |
0 |
0 |
T9 |
418352 |
0 |
0 |
0 |
T10 |
275880 |
17995 |
0 |
0 |
T11 |
124822 |
832 |
0 |
0 |
T12 |
0 |
1664 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
423098462 |
0 |
0 |
T1 |
951 |
861 |
0 |
0 |
T2 |
178611 |
178605 |
0 |
0 |
T3 |
117346 |
117249 |
0 |
0 |
T4 |
923 |
860 |
0 |
0 |
T5 |
20698 |
20613 |
0 |
0 |
T6 |
96714 |
96644 |
0 |
0 |
T7 |
93764 |
93674 |
0 |
0 |
T8 |
447173 |
446875 |
0 |
0 |
T9 |
418352 |
418270 |
0 |
0 |
T10 |
275880 |
275872 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
423098462 |
0 |
0 |
T1 |
951 |
861 |
0 |
0 |
T2 |
178611 |
178605 |
0 |
0 |
T3 |
117346 |
117249 |
0 |
0 |
T4 |
923 |
860 |
0 |
0 |
T5 |
20698 |
20613 |
0 |
0 |
T6 |
96714 |
96644 |
0 |
0 |
T7 |
93764 |
93674 |
0 |
0 |
T8 |
447173 |
446875 |
0 |
0 |
T9 |
418352 |
418270 |
0 |
0 |
T10 |
275880 |
275872 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
423098462 |
0 |
0 |
T1 |
951 |
861 |
0 |
0 |
T2 |
178611 |
178605 |
0 |
0 |
T3 |
117346 |
117249 |
0 |
0 |
T4 |
923 |
860 |
0 |
0 |
T5 |
20698 |
20613 |
0 |
0 |
T6 |
96714 |
96644 |
0 |
0 |
T7 |
93764 |
93674 |
0 |
0 |
T8 |
447173 |
446875 |
0 |
0 |
T9 |
418352 |
418270 |
0 |
0 |
T10 |
275880 |
275872 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
2720594 |
0 |
0 |
T2 |
178611 |
4992 |
0 |
0 |
T3 |
117346 |
832 |
0 |
0 |
T4 |
923 |
0 |
0 |
0 |
T5 |
20698 |
832 |
0 |
0 |
T6 |
96714 |
3821 |
0 |
0 |
T7 |
93764 |
832 |
0 |
0 |
T8 |
447173 |
19701 |
0 |
0 |
T9 |
418352 |
0 |
0 |
0 |
T10 |
275880 |
17995 |
0 |
0 |
T11 |
124822 |
832 |
0 |
0 |
T12 |
0 |
1664 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
423098462 |
0 |
0 |
T1 |
951 |
861 |
0 |
0 |
T2 |
178611 |
178605 |
0 |
0 |
T3 |
117346 |
117249 |
0 |
0 |
T4 |
923 |
860 |
0 |
0 |
T5 |
20698 |
20613 |
0 |
0 |
T6 |
96714 |
96644 |
0 |
0 |
T7 |
93764 |
93674 |
0 |
0 |
T8 |
447173 |
446875 |
0 |
0 |
T9 |
418352 |
418270 |
0 |
0 |
T10 |
275880 |
275872 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
423098462 |
0 |
0 |
T1 |
951 |
861 |
0 |
0 |
T2 |
178611 |
178605 |
0 |
0 |
T3 |
117346 |
117249 |
0 |
0 |
T4 |
923 |
860 |
0 |
0 |
T5 |
20698 |
20613 |
0 |
0 |
T6 |
96714 |
96644 |
0 |
0 |
T7 |
93764 |
93674 |
0 |
0 |
T8 |
447173 |
446875 |
0 |
0 |
T9 |
418352 |
418270 |
0 |
0 |
T10 |
275880 |
275872 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
423098462 |
0 |
0 |
T1 |
951 |
861 |
0 |
0 |
T2 |
178611 |
178605 |
0 |
0 |
T3 |
117346 |
117249 |
0 |
0 |
T4 |
923 |
860 |
0 |
0 |
T5 |
20698 |
20613 |
0 |
0 |
T6 |
96714 |
96644 |
0 |
0 |
T7 |
93764 |
93674 |
0 |
0 |
T8 |
447173 |
446875 |
0 |
0 |
T9 |
418352 |
418270 |
0 |
0 |
T10 |
275880 |
275872 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423181611 |
0 |
0 |
0 |