Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T8 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T8,T10,T15 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T8 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T8 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
338160 |
0 |
0 |
| T2 |
178611 |
1064 |
0 |
0 |
| T3 |
117346 |
619 |
0 |
0 |
| T4 |
923 |
0 |
0 |
0 |
| T5 |
20698 |
0 |
0 |
0 |
| T6 |
96714 |
0 |
0 |
0 |
| T7 |
93764 |
0 |
0 |
0 |
| T8 |
447173 |
4190 |
0 |
0 |
| T9 |
418352 |
0 |
0 |
0 |
| T10 |
275880 |
1089 |
0 |
0 |
| T11 |
124822 |
0 |
0 |
0 |
| T12 |
0 |
635 |
0 |
0 |
| T13 |
0 |
64 |
0 |
0 |
| T15 |
0 |
446 |
0 |
0 |
| T16 |
0 |
835 |
0 |
0 |
| T17 |
0 |
13 |
0 |
0 |
| T23 |
0 |
425 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
338160 |
0 |
0 |
| T2 |
178611 |
1064 |
0 |
0 |
| T3 |
117346 |
619 |
0 |
0 |
| T4 |
923 |
0 |
0 |
0 |
| T5 |
20698 |
0 |
0 |
0 |
| T6 |
96714 |
0 |
0 |
0 |
| T7 |
93764 |
0 |
0 |
0 |
| T8 |
447173 |
4190 |
0 |
0 |
| T9 |
418352 |
0 |
0 |
0 |
| T10 |
275880 |
1089 |
0 |
0 |
| T11 |
124822 |
0 |
0 |
0 |
| T12 |
0 |
635 |
0 |
0 |
| T13 |
0 |
64 |
0 |
0 |
| T15 |
0 |
446 |
0 |
0 |
| T16 |
0 |
835 |
0 |
0 |
| T17 |
0 |
13 |
0 |
0 |
| T23 |
0 |
425 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T8 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T8 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T8 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
156078 |
0 |
0 |
| T2 |
178611 |
1064 |
0 |
0 |
| T3 |
117346 |
619 |
0 |
0 |
| T4 |
923 |
0 |
0 |
0 |
| T5 |
20698 |
0 |
0 |
0 |
| T6 |
96714 |
0 |
0 |
0 |
| T7 |
93764 |
0 |
0 |
0 |
| T8 |
447173 |
937 |
0 |
0 |
| T9 |
418352 |
0 |
0 |
0 |
| T10 |
275880 |
423 |
0 |
0 |
| T11 |
124822 |
0 |
0 |
0 |
| T12 |
0 |
635 |
0 |
0 |
| T13 |
0 |
64 |
0 |
0 |
| T15 |
0 |
446 |
0 |
0 |
| T16 |
0 |
835 |
0 |
0 |
| T17 |
0 |
13 |
0 |
0 |
| T23 |
0 |
425 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
156078 |
0 |
0 |
| T2 |
178611 |
1064 |
0 |
0 |
| T3 |
117346 |
619 |
0 |
0 |
| T4 |
923 |
0 |
0 |
0 |
| T5 |
20698 |
0 |
0 |
0 |
| T6 |
96714 |
0 |
0 |
0 |
| T7 |
93764 |
0 |
0 |
0 |
| T8 |
447173 |
937 |
0 |
0 |
| T9 |
418352 |
0 |
0 |
0 |
| T10 |
275880 |
423 |
0 |
0 |
| T11 |
124822 |
0 |
0 |
0 |
| T12 |
0 |
635 |
0 |
0 |
| T13 |
0 |
64 |
0 |
0 |
| T15 |
0 |
446 |
0 |
0 |
| T16 |
0 |
835 |
0 |
0 |
| T17 |
0 |
13 |
0 |
0 |
| T23 |
0 |
425 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T8,T10,T22 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T8,T10,T15 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T8,T10,T22 |
| 1 | 0 | Covered | T2,T3,T8 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T8 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T8 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T8 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
338160 |
0 |
0 |
| T2 |
178611 |
1064 |
0 |
0 |
| T3 |
117346 |
619 |
0 |
0 |
| T4 |
923 |
0 |
0 |
0 |
| T5 |
20698 |
0 |
0 |
0 |
| T6 |
96714 |
0 |
0 |
0 |
| T7 |
93764 |
0 |
0 |
0 |
| T8 |
447173 |
4190 |
0 |
0 |
| T9 |
418352 |
0 |
0 |
0 |
| T10 |
275880 |
1089 |
0 |
0 |
| T11 |
124822 |
0 |
0 |
0 |
| T12 |
0 |
635 |
0 |
0 |
| T13 |
0 |
64 |
0 |
0 |
| T15 |
0 |
446 |
0 |
0 |
| T16 |
0 |
835 |
0 |
0 |
| T17 |
0 |
13 |
0 |
0 |
| T23 |
0 |
425 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
338160 |
0 |
0 |
| T2 |
178611 |
1064 |
0 |
0 |
| T3 |
117346 |
619 |
0 |
0 |
| T4 |
923 |
0 |
0 |
0 |
| T5 |
20698 |
0 |
0 |
0 |
| T6 |
96714 |
0 |
0 |
0 |
| T7 |
93764 |
0 |
0 |
0 |
| T8 |
447173 |
4190 |
0 |
0 |
| T9 |
418352 |
0 |
0 |
0 |
| T10 |
275880 |
1089 |
0 |
0 |
| T11 |
124822 |
0 |
0 |
0 |
| T12 |
0 |
635 |
0 |
0 |
| T13 |
0 |
64 |
0 |
0 |
| T15 |
0 |
446 |
0 |
0 |
| T16 |
0 |
835 |
0 |
0 |
| T17 |
0 |
13 |
0 |
0 |
| T23 |
0 |
425 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T8 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T8 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
159554 |
0 |
0 |
| T2 |
178611 |
1077 |
0 |
0 |
| T3 |
117346 |
620 |
0 |
0 |
| T4 |
923 |
0 |
0 |
0 |
| T5 |
20698 |
0 |
0 |
0 |
| T6 |
96714 |
0 |
0 |
0 |
| T7 |
93764 |
0 |
0 |
0 |
| T8 |
447173 |
955 |
0 |
0 |
| T9 |
418352 |
0 |
0 |
0 |
| T10 |
275880 |
463 |
0 |
0 |
| T11 |
124822 |
0 |
0 |
0 |
| T12 |
0 |
636 |
0 |
0 |
| T13 |
0 |
66 |
0 |
0 |
| T15 |
0 |
450 |
0 |
0 |
| T16 |
0 |
837 |
0 |
0 |
| T17 |
0 |
13 |
0 |
0 |
| T23 |
0 |
425 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
423098462 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
423181611 |
159554 |
0 |
0 |
| T2 |
178611 |
1077 |
0 |
0 |
| T3 |
117346 |
620 |
0 |
0 |
| T4 |
923 |
0 |
0 |
0 |
| T5 |
20698 |
0 |
0 |
0 |
| T6 |
96714 |
0 |
0 |
0 |
| T7 |
93764 |
0 |
0 |
0 |
| T8 |
447173 |
955 |
0 |
0 |
| T9 |
418352 |
0 |
0 |
0 |
| T10 |
275880 |
463 |
0 |
0 |
| T11 |
124822 |
0 |
0 |
0 |
| T12 |
0 |
636 |
0 |
0 |
| T13 |
0 |
66 |
0 |
0 |
| T15 |
0 |
450 |
0 |
0 |
| T16 |
0 |
837 |
0 |
0 |
| T17 |
0 |
13 |
0 |
0 |
| T23 |
0 |
425 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425541073 |
9676196 |
0 |
0 |
| T1 |
951 |
6 |
0 |
0 |
| T2 |
178611 |
42393 |
0 |
0 |
| T3 |
117346 |
5261 |
0 |
0 |
| T4 |
923 |
10 |
0 |
0 |
| T5 |
20698 |
881 |
0 |
0 |
| T6 |
96714 |
1078 |
0 |
0 |
| T7 |
93764 |
4789 |
0 |
0 |
| T8 |
447173 |
28262 |
0 |
0 |
| T9 |
418352 |
778 |
0 |
0 |
| T10 |
275880 |
24107 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425541073 |
425411279 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425541073 |
425411279 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425541073 |
425411279 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425541073 |
16004837 |
0 |
0 |
| T1 |
951 |
6 |
0 |
0 |
| T2 |
178611 |
39682 |
0 |
0 |
| T3 |
117346 |
5185 |
0 |
0 |
| T4 |
923 |
10 |
0 |
0 |
| T5 |
20698 |
881 |
0 |
0 |
| T6 |
96714 |
4657 |
0 |
0 |
| T7 |
93764 |
3958 |
0 |
0 |
| T8 |
447173 |
68169 |
0 |
0 |
| T9 |
418352 |
778 |
0 |
0 |
| T10 |
275880 |
41564 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425541073 |
425411279 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425541073 |
425411279 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425541073 |
425411279 |
0 |
0 |
| T1 |
951 |
861 |
0 |
0 |
| T2 |
178611 |
178605 |
0 |
0 |
| T3 |
117346 |
117249 |
0 |
0 |
| T4 |
923 |
860 |
0 |
0 |
| T5 |
20698 |
20613 |
0 |
0 |
| T6 |
96714 |
96644 |
0 |
0 |
| T7 |
93764 |
93674 |
0 |
0 |
| T8 |
447173 |
446875 |
0 |
0 |
| T9 |
418352 |
418270 |
0 |
0 |
| T10 |
275880 |
275872 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |