Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
19789743 |
0 |
0 |
T4 |
103519 |
12000 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
18947 |
0 |
0 |
T7 |
22637 |
21285 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
16923 |
0 |
0 |
T11 |
9207 |
470 |
0 |
0 |
T12 |
28926 |
3925 |
0 |
0 |
T13 |
2664 |
0 |
0 |
0 |
T14 |
0 |
41973 |
0 |
0 |
T20 |
0 |
17864 |
0 |
0 |
T21 |
0 |
46347 |
0 |
0 |
T33 |
35258 |
11900 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
106073494 |
0 |
0 |
T1 |
14040 |
13936 |
0 |
0 |
T2 |
119939 |
119866 |
0 |
0 |
T3 |
936 |
0 |
0 |
0 |
T4 |
103519 |
102996 |
0 |
0 |
T5 |
16 |
16 |
0 |
0 |
T6 |
20152 |
20152 |
0 |
0 |
T7 |
22637 |
22384 |
0 |
0 |
T9 |
9168 |
8672 |
0 |
0 |
T10 |
18294 |
18136 |
0 |
0 |
T11 |
9207 |
9002 |
0 |
0 |
T12 |
0 |
28926 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
106073494 |
0 |
0 |
T1 |
14040 |
13936 |
0 |
0 |
T2 |
119939 |
119866 |
0 |
0 |
T3 |
936 |
0 |
0 |
0 |
T4 |
103519 |
102996 |
0 |
0 |
T5 |
16 |
16 |
0 |
0 |
T6 |
20152 |
20152 |
0 |
0 |
T7 |
22637 |
22384 |
0 |
0 |
T9 |
9168 |
8672 |
0 |
0 |
T10 |
18294 |
18136 |
0 |
0 |
T11 |
9207 |
9002 |
0 |
0 |
T12 |
0 |
28926 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
106073494 |
0 |
0 |
T1 |
14040 |
13936 |
0 |
0 |
T2 |
119939 |
119866 |
0 |
0 |
T3 |
936 |
0 |
0 |
0 |
T4 |
103519 |
102996 |
0 |
0 |
T5 |
16 |
16 |
0 |
0 |
T6 |
20152 |
20152 |
0 |
0 |
T7 |
22637 |
22384 |
0 |
0 |
T9 |
9168 |
8672 |
0 |
0 |
T10 |
18294 |
18136 |
0 |
0 |
T11 |
9207 |
9002 |
0 |
0 |
T12 |
0 |
28926 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
19789743 |
0 |
0 |
T4 |
103519 |
12000 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
18947 |
0 |
0 |
T7 |
22637 |
21285 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
16923 |
0 |
0 |
T11 |
9207 |
470 |
0 |
0 |
T12 |
28926 |
3925 |
0 |
0 |
T13 |
2664 |
0 |
0 |
0 |
T14 |
0 |
41973 |
0 |
0 |
T20 |
0 |
17864 |
0 |
0 |
T21 |
0 |
46347 |
0 |
0 |
T33 |
35258 |
11900 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
20796941 |
0 |
0 |
T4 |
103519 |
13706 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
19872 |
0 |
0 |
T7 |
22637 |
22088 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
17848 |
0 |
0 |
T11 |
9207 |
496 |
0 |
0 |
T12 |
28926 |
4062 |
0 |
0 |
T13 |
2664 |
0 |
0 |
0 |
T14 |
0 |
43559 |
0 |
0 |
T20 |
0 |
18952 |
0 |
0 |
T21 |
0 |
49234 |
0 |
0 |
T33 |
35258 |
12396 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
106073494 |
0 |
0 |
T1 |
14040 |
13936 |
0 |
0 |
T2 |
119939 |
119866 |
0 |
0 |
T3 |
936 |
0 |
0 |
0 |
T4 |
103519 |
102996 |
0 |
0 |
T5 |
16 |
16 |
0 |
0 |
T6 |
20152 |
20152 |
0 |
0 |
T7 |
22637 |
22384 |
0 |
0 |
T9 |
9168 |
8672 |
0 |
0 |
T10 |
18294 |
18136 |
0 |
0 |
T11 |
9207 |
9002 |
0 |
0 |
T12 |
0 |
28926 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
106073494 |
0 |
0 |
T1 |
14040 |
13936 |
0 |
0 |
T2 |
119939 |
119866 |
0 |
0 |
T3 |
936 |
0 |
0 |
0 |
T4 |
103519 |
102996 |
0 |
0 |
T5 |
16 |
16 |
0 |
0 |
T6 |
20152 |
20152 |
0 |
0 |
T7 |
22637 |
22384 |
0 |
0 |
T9 |
9168 |
8672 |
0 |
0 |
T10 |
18294 |
18136 |
0 |
0 |
T11 |
9207 |
9002 |
0 |
0 |
T12 |
0 |
28926 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
106073494 |
0 |
0 |
T1 |
14040 |
13936 |
0 |
0 |
T2 |
119939 |
119866 |
0 |
0 |
T3 |
936 |
0 |
0 |
0 |
T4 |
103519 |
102996 |
0 |
0 |
T5 |
16 |
16 |
0 |
0 |
T6 |
20152 |
20152 |
0 |
0 |
T7 |
22637 |
22384 |
0 |
0 |
T9 |
9168 |
8672 |
0 |
0 |
T10 |
18294 |
18136 |
0 |
0 |
T11 |
9207 |
9002 |
0 |
0 |
T12 |
0 |
28926 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
20796941 |
0 |
0 |
T4 |
103519 |
13706 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
19872 |
0 |
0 |
T7 |
22637 |
22088 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
17848 |
0 |
0 |
T11 |
9207 |
496 |
0 |
0 |
T12 |
28926 |
4062 |
0 |
0 |
T13 |
2664 |
0 |
0 |
0 |
T14 |
0 |
43559 |
0 |
0 |
T20 |
0 |
18952 |
0 |
0 |
T21 |
0 |
49234 |
0 |
0 |
T33 |
35258 |
12396 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
106073494 |
0 |
0 |
T1 |
14040 |
13936 |
0 |
0 |
T2 |
119939 |
119866 |
0 |
0 |
T3 |
936 |
0 |
0 |
0 |
T4 |
103519 |
102996 |
0 |
0 |
T5 |
16 |
16 |
0 |
0 |
T6 |
20152 |
20152 |
0 |
0 |
T7 |
22637 |
22384 |
0 |
0 |
T9 |
9168 |
8672 |
0 |
0 |
T10 |
18294 |
18136 |
0 |
0 |
T11 |
9207 |
9002 |
0 |
0 |
T12 |
0 |
28926 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
106073494 |
0 |
0 |
T1 |
14040 |
13936 |
0 |
0 |
T2 |
119939 |
119866 |
0 |
0 |
T3 |
936 |
0 |
0 |
0 |
T4 |
103519 |
102996 |
0 |
0 |
T5 |
16 |
16 |
0 |
0 |
T6 |
20152 |
20152 |
0 |
0 |
T7 |
22637 |
22384 |
0 |
0 |
T9 |
9168 |
8672 |
0 |
0 |
T10 |
18294 |
18136 |
0 |
0 |
T11 |
9207 |
9002 |
0 |
0 |
T12 |
0 |
28926 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
106073494 |
0 |
0 |
T1 |
14040 |
13936 |
0 |
0 |
T2 |
119939 |
119866 |
0 |
0 |
T3 |
936 |
0 |
0 |
0 |
T4 |
103519 |
102996 |
0 |
0 |
T5 |
16 |
16 |
0 |
0 |
T6 |
20152 |
20152 |
0 |
0 |
T7 |
22637 |
22384 |
0 |
0 |
T9 |
9168 |
8672 |
0 |
0 |
T10 |
18294 |
18136 |
0 |
0 |
T11 |
9207 |
9002 |
0 |
0 |
T12 |
0 |
28926 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T13,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T14,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T13,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T13,T14,T15 |
1 | 0 | 1 | Covered | T13,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T14,T15 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T14,T15 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T13,T14,T15 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T14,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T13,T14 |
0 |
0 |
Covered |
T3,T13,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T14,T15 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
5872254 |
0 |
0 |
T13 |
2664 |
1004 |
0 |
0 |
T14 |
608587 |
36654 |
0 |
0 |
T15 |
57830 |
25080 |
0 |
0 |
T16 |
31146 |
0 |
0 |
0 |
T17 |
22467 |
0 |
0 |
0 |
T20 |
341954 |
30136 |
0 |
0 |
T21 |
0 |
48039 |
0 |
0 |
T22 |
0 |
22077 |
0 |
0 |
T29 |
0 |
32916 |
0 |
0 |
T30 |
0 |
33229 |
0 |
0 |
T31 |
0 |
69212 |
0 |
0 |
T32 |
0 |
13815 |
0 |
0 |
T33 |
35258 |
0 |
0 |
0 |
T35 |
101441 |
0 |
0 |
0 |
T51 |
157336 |
0 |
0 |
0 |
T52 |
66823 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
26879286 |
0 |
0 |
T3 |
936 |
936 |
0 |
0 |
T4 |
103519 |
0 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
0 |
0 |
0 |
T7 |
22637 |
0 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
0 |
0 |
0 |
T11 |
9207 |
0 |
0 |
0 |
T12 |
28926 |
0 |
0 |
0 |
T13 |
2664 |
2664 |
0 |
0 |
T14 |
0 |
151280 |
0 |
0 |
T15 |
0 |
56032 |
0 |
0 |
T16 |
0 |
29840 |
0 |
0 |
T17 |
0 |
20744 |
0 |
0 |
T20 |
0 |
62352 |
0 |
0 |
T21 |
0 |
116240 |
0 |
0 |
T22 |
0 |
249912 |
0 |
0 |
T29 |
0 |
109728 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
26879286 |
0 |
0 |
T3 |
936 |
936 |
0 |
0 |
T4 |
103519 |
0 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
0 |
0 |
0 |
T7 |
22637 |
0 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
0 |
0 |
0 |
T11 |
9207 |
0 |
0 |
0 |
T12 |
28926 |
0 |
0 |
0 |
T13 |
2664 |
2664 |
0 |
0 |
T14 |
0 |
151280 |
0 |
0 |
T15 |
0 |
56032 |
0 |
0 |
T16 |
0 |
29840 |
0 |
0 |
T17 |
0 |
20744 |
0 |
0 |
T20 |
0 |
62352 |
0 |
0 |
T21 |
0 |
116240 |
0 |
0 |
T22 |
0 |
249912 |
0 |
0 |
T29 |
0 |
109728 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
26879286 |
0 |
0 |
T3 |
936 |
936 |
0 |
0 |
T4 |
103519 |
0 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
0 |
0 |
0 |
T7 |
22637 |
0 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
0 |
0 |
0 |
T11 |
9207 |
0 |
0 |
0 |
T12 |
28926 |
0 |
0 |
0 |
T13 |
2664 |
2664 |
0 |
0 |
T14 |
0 |
151280 |
0 |
0 |
T15 |
0 |
56032 |
0 |
0 |
T16 |
0 |
29840 |
0 |
0 |
T17 |
0 |
20744 |
0 |
0 |
T20 |
0 |
62352 |
0 |
0 |
T21 |
0 |
116240 |
0 |
0 |
T22 |
0 |
249912 |
0 |
0 |
T29 |
0 |
109728 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
5872254 |
0 |
0 |
T13 |
2664 |
1004 |
0 |
0 |
T14 |
608587 |
36654 |
0 |
0 |
T15 |
57830 |
25080 |
0 |
0 |
T16 |
31146 |
0 |
0 |
0 |
T17 |
22467 |
0 |
0 |
0 |
T20 |
341954 |
30136 |
0 |
0 |
T21 |
0 |
48039 |
0 |
0 |
T22 |
0 |
22077 |
0 |
0 |
T29 |
0 |
32916 |
0 |
0 |
T30 |
0 |
33229 |
0 |
0 |
T31 |
0 |
69212 |
0 |
0 |
T32 |
0 |
13815 |
0 |
0 |
T33 |
35258 |
0 |
0 |
0 |
T35 |
101441 |
0 |
0 |
0 |
T51 |
157336 |
0 |
0 |
0 |
T52 |
66823 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T13,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T13,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T14,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T13,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T14,T15 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T14,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T13,T14 |
0 |
0 |
Covered |
T3,T13,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T14,T15 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
188762 |
0 |
0 |
T13 |
2664 |
32 |
0 |
0 |
T14 |
608587 |
1172 |
0 |
0 |
T15 |
57830 |
810 |
0 |
0 |
T16 |
31146 |
0 |
0 |
0 |
T17 |
22467 |
0 |
0 |
0 |
T20 |
341954 |
966 |
0 |
0 |
T21 |
0 |
1543 |
0 |
0 |
T22 |
0 |
704 |
0 |
0 |
T29 |
0 |
1059 |
0 |
0 |
T30 |
0 |
1068 |
0 |
0 |
T31 |
0 |
2232 |
0 |
0 |
T32 |
0 |
443 |
0 |
0 |
T33 |
35258 |
0 |
0 |
0 |
T35 |
101441 |
0 |
0 |
0 |
T51 |
157336 |
0 |
0 |
0 |
T52 |
66823 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
26879286 |
0 |
0 |
T3 |
936 |
936 |
0 |
0 |
T4 |
103519 |
0 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
0 |
0 |
0 |
T7 |
22637 |
0 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
0 |
0 |
0 |
T11 |
9207 |
0 |
0 |
0 |
T12 |
28926 |
0 |
0 |
0 |
T13 |
2664 |
2664 |
0 |
0 |
T14 |
0 |
151280 |
0 |
0 |
T15 |
0 |
56032 |
0 |
0 |
T16 |
0 |
29840 |
0 |
0 |
T17 |
0 |
20744 |
0 |
0 |
T20 |
0 |
62352 |
0 |
0 |
T21 |
0 |
116240 |
0 |
0 |
T22 |
0 |
249912 |
0 |
0 |
T29 |
0 |
109728 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
26879286 |
0 |
0 |
T3 |
936 |
936 |
0 |
0 |
T4 |
103519 |
0 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
0 |
0 |
0 |
T7 |
22637 |
0 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
0 |
0 |
0 |
T11 |
9207 |
0 |
0 |
0 |
T12 |
28926 |
0 |
0 |
0 |
T13 |
2664 |
2664 |
0 |
0 |
T14 |
0 |
151280 |
0 |
0 |
T15 |
0 |
56032 |
0 |
0 |
T16 |
0 |
29840 |
0 |
0 |
T17 |
0 |
20744 |
0 |
0 |
T20 |
0 |
62352 |
0 |
0 |
T21 |
0 |
116240 |
0 |
0 |
T22 |
0 |
249912 |
0 |
0 |
T29 |
0 |
109728 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
26879286 |
0 |
0 |
T3 |
936 |
936 |
0 |
0 |
T4 |
103519 |
0 |
0 |
0 |
T5 |
16 |
0 |
0 |
0 |
T6 |
20152 |
0 |
0 |
0 |
T7 |
22637 |
0 |
0 |
0 |
T9 |
9168 |
0 |
0 |
0 |
T10 |
18294 |
0 |
0 |
0 |
T11 |
9207 |
0 |
0 |
0 |
T12 |
28926 |
0 |
0 |
0 |
T13 |
2664 |
2664 |
0 |
0 |
T14 |
0 |
151280 |
0 |
0 |
T15 |
0 |
56032 |
0 |
0 |
T16 |
0 |
29840 |
0 |
0 |
T17 |
0 |
20744 |
0 |
0 |
T20 |
0 |
62352 |
0 |
0 |
T21 |
0 |
116240 |
0 |
0 |
T22 |
0 |
249912 |
0 |
0 |
T29 |
0 |
109728 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134221485 |
188762 |
0 |
0 |
T13 |
2664 |
32 |
0 |
0 |
T14 |
608587 |
1172 |
0 |
0 |
T15 |
57830 |
810 |
0 |
0 |
T16 |
31146 |
0 |
0 |
0 |
T17 |
22467 |
0 |
0 |
0 |
T20 |
341954 |
966 |
0 |
0 |
T21 |
0 |
1543 |
0 |
0 |
T22 |
0 |
704 |
0 |
0 |
T29 |
0 |
1059 |
0 |
0 |
T30 |
0 |
1068 |
0 |
0 |
T31 |
0 |
2232 |
0 |
0 |
T32 |
0 |
443 |
0 |
0 |
T33 |
35258 |
0 |
0 |
0 |
T35 |
101441 |
0 |
0 |
0 |
T51 |
157336 |
0 |
0 |
0 |
T52 |
66823 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
2902301 |
0 |
0 |
T1 |
6921 |
832 |
0 |
0 |
T2 |
961977 |
832 |
0 |
0 |
T3 |
3183 |
0 |
0 |
0 |
T4 |
626233 |
832 |
0 |
0 |
T5 |
2643 |
832 |
0 |
0 |
T6 |
44164 |
833 |
0 |
0 |
T7 |
25726 |
832 |
0 |
0 |
T8 |
1137 |
0 |
0 |
0 |
T9 |
20288 |
832 |
0 |
0 |
T10 |
40139 |
840 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
404825811 |
0 |
0 |
T1 |
6921 |
6828 |
0 |
0 |
T2 |
961977 |
961903 |
0 |
0 |
T3 |
3183 |
3133 |
0 |
0 |
T4 |
626233 |
626161 |
0 |
0 |
T5 |
2643 |
2571 |
0 |
0 |
T6 |
44164 |
44064 |
0 |
0 |
T7 |
25726 |
25636 |
0 |
0 |
T8 |
1137 |
1086 |
0 |
0 |
T9 |
20288 |
20196 |
0 |
0 |
T10 |
40139 |
40089 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
404825811 |
0 |
0 |
T1 |
6921 |
6828 |
0 |
0 |
T2 |
961977 |
961903 |
0 |
0 |
T3 |
3183 |
3133 |
0 |
0 |
T4 |
626233 |
626161 |
0 |
0 |
T5 |
2643 |
2571 |
0 |
0 |
T6 |
44164 |
44064 |
0 |
0 |
T7 |
25726 |
25636 |
0 |
0 |
T8 |
1137 |
1086 |
0 |
0 |
T9 |
20288 |
20196 |
0 |
0 |
T10 |
40139 |
40089 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
404825811 |
0 |
0 |
T1 |
6921 |
6828 |
0 |
0 |
T2 |
961977 |
961903 |
0 |
0 |
T3 |
3183 |
3133 |
0 |
0 |
T4 |
626233 |
626161 |
0 |
0 |
T5 |
2643 |
2571 |
0 |
0 |
T6 |
44164 |
44064 |
0 |
0 |
T7 |
25726 |
25636 |
0 |
0 |
T8 |
1137 |
1086 |
0 |
0 |
T9 |
20288 |
20196 |
0 |
0 |
T10 |
40139 |
40089 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
2902301 |
0 |
0 |
T1 |
6921 |
832 |
0 |
0 |
T2 |
961977 |
832 |
0 |
0 |
T3 |
3183 |
0 |
0 |
0 |
T4 |
626233 |
832 |
0 |
0 |
T5 |
2643 |
832 |
0 |
0 |
T6 |
44164 |
833 |
0 |
0 |
T7 |
25726 |
832 |
0 |
0 |
T8 |
1137 |
0 |
0 |
0 |
T9 |
20288 |
832 |
0 |
0 |
T10 |
40139 |
840 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
404825811 |
0 |
0 |
T1 |
6921 |
6828 |
0 |
0 |
T2 |
961977 |
961903 |
0 |
0 |
T3 |
3183 |
3133 |
0 |
0 |
T4 |
626233 |
626161 |
0 |
0 |
T5 |
2643 |
2571 |
0 |
0 |
T6 |
44164 |
44064 |
0 |
0 |
T7 |
25726 |
25636 |
0 |
0 |
T8 |
1137 |
1086 |
0 |
0 |
T9 |
20288 |
20196 |
0 |
0 |
T10 |
40139 |
40089 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
404825811 |
0 |
0 |
T1 |
6921 |
6828 |
0 |
0 |
T2 |
961977 |
961903 |
0 |
0 |
T3 |
3183 |
3133 |
0 |
0 |
T4 |
626233 |
626161 |
0 |
0 |
T5 |
2643 |
2571 |
0 |
0 |
T6 |
44164 |
44064 |
0 |
0 |
T7 |
25726 |
25636 |
0 |
0 |
T8 |
1137 |
1086 |
0 |
0 |
T9 |
20288 |
20196 |
0 |
0 |
T10 |
40139 |
40089 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
404825811 |
0 |
0 |
T1 |
6921 |
6828 |
0 |
0 |
T2 |
961977 |
961903 |
0 |
0 |
T3 |
3183 |
3133 |
0 |
0 |
T4 |
626233 |
626161 |
0 |
0 |
T5 |
2643 |
2571 |
0 |
0 |
T6 |
44164 |
44064 |
0 |
0 |
T7 |
25726 |
25636 |
0 |
0 |
T8 |
1137 |
1086 |
0 |
0 |
T9 |
20288 |
20196 |
0 |
0 |
T10 |
40139 |
40089 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404910840 |
0 |
0 |
0 |