Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T13,T14,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T13,T14,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T20,T21,T22 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T13,T14,T15 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T13,T14,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T13,T14,T15 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
366566 |
0 |
0 |
| T13 |
17366 |
36 |
0 |
0 |
| T14 |
624573 |
944 |
0 |
0 |
| T15 |
292843 |
431 |
0 |
0 |
| T16 |
39956 |
0 |
0 |
0 |
| T17 |
26808 |
0 |
0 |
0 |
| T18 |
1503 |
0 |
0 |
0 |
| T19 |
1399 |
0 |
0 |
0 |
| T20 |
0 |
1988 |
0 |
0 |
| T21 |
0 |
2528 |
0 |
0 |
| T22 |
0 |
2041 |
0 |
0 |
| T29 |
0 |
2738 |
0 |
0 |
| T30 |
0 |
1839 |
0 |
0 |
| T31 |
0 |
8758 |
0 |
0 |
| T32 |
0 |
3052 |
0 |
0 |
| T33 |
288567 |
0 |
0 |
0 |
| T34 |
1120 |
0 |
0 |
0 |
| T35 |
718398 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
366566 |
0 |
0 |
| T13 |
17366 |
36 |
0 |
0 |
| T14 |
624573 |
944 |
0 |
0 |
| T15 |
292843 |
431 |
0 |
0 |
| T16 |
39956 |
0 |
0 |
0 |
| T17 |
26808 |
0 |
0 |
0 |
| T18 |
1503 |
0 |
0 |
0 |
| T19 |
1399 |
0 |
0 |
0 |
| T20 |
0 |
1988 |
0 |
0 |
| T21 |
0 |
2528 |
0 |
0 |
| T22 |
0 |
2041 |
0 |
0 |
| T29 |
0 |
2738 |
0 |
0 |
| T30 |
0 |
1839 |
0 |
0 |
| T31 |
0 |
8758 |
0 |
0 |
| T32 |
0 |
3052 |
0 |
0 |
| T33 |
288567 |
0 |
0 |
0 |
| T34 |
1120 |
0 |
0 |
0 |
| T35 |
718398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T13,T14,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T13,T14,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T13,T14,T15 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T13,T14,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T13,T14,T15 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
148957 |
0 |
0 |
| T13 |
17366 |
36 |
0 |
0 |
| T14 |
624573 |
944 |
0 |
0 |
| T15 |
292843 |
431 |
0 |
0 |
| T16 |
39956 |
0 |
0 |
0 |
| T17 |
26808 |
0 |
0 |
0 |
| T18 |
1503 |
0 |
0 |
0 |
| T19 |
1399 |
0 |
0 |
0 |
| T20 |
0 |
457 |
0 |
0 |
| T21 |
0 |
820 |
0 |
0 |
| T22 |
0 |
461 |
0 |
0 |
| T29 |
0 |
618 |
0 |
0 |
| T30 |
0 |
408 |
0 |
0 |
| T31 |
0 |
1838 |
0 |
0 |
| T32 |
0 |
684 |
0 |
0 |
| T33 |
288567 |
0 |
0 |
0 |
| T34 |
1120 |
0 |
0 |
0 |
| T35 |
718398 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
148957 |
0 |
0 |
| T13 |
17366 |
36 |
0 |
0 |
| T14 |
624573 |
944 |
0 |
0 |
| T15 |
292843 |
431 |
0 |
0 |
| T16 |
39956 |
0 |
0 |
0 |
| T17 |
26808 |
0 |
0 |
0 |
| T18 |
1503 |
0 |
0 |
0 |
| T19 |
1399 |
0 |
0 |
0 |
| T20 |
0 |
457 |
0 |
0 |
| T21 |
0 |
820 |
0 |
0 |
| T22 |
0 |
461 |
0 |
0 |
| T29 |
0 |
618 |
0 |
0 |
| T30 |
0 |
408 |
0 |
0 |
| T31 |
0 |
1838 |
0 |
0 |
| T32 |
0 |
684 |
0 |
0 |
| T33 |
288567 |
0 |
0 |
0 |
| T34 |
1120 |
0 |
0 |
0 |
| T35 |
718398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T20,T21,T22 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T13,T14,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T20,T21,T22 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T13,T14,T15 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T13,T14,T15 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T20,T21,T22 |
| 1 | 0 | Covered | T13,T14,T15 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T13,T14,T15 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T13,T14,T15 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T13,T14,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T13,T14,T15 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
366566 |
0 |
0 |
| T13 |
17366 |
36 |
0 |
0 |
| T14 |
624573 |
944 |
0 |
0 |
| T15 |
292843 |
431 |
0 |
0 |
| T16 |
39956 |
0 |
0 |
0 |
| T17 |
26808 |
0 |
0 |
0 |
| T18 |
1503 |
0 |
0 |
0 |
| T19 |
1399 |
0 |
0 |
0 |
| T20 |
0 |
1988 |
0 |
0 |
| T21 |
0 |
2528 |
0 |
0 |
| T22 |
0 |
2041 |
0 |
0 |
| T29 |
0 |
2738 |
0 |
0 |
| T30 |
0 |
1839 |
0 |
0 |
| T31 |
0 |
8758 |
0 |
0 |
| T32 |
0 |
3052 |
0 |
0 |
| T33 |
288567 |
0 |
0 |
0 |
| T34 |
1120 |
0 |
0 |
0 |
| T35 |
718398 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
366566 |
0 |
0 |
| T13 |
17366 |
36 |
0 |
0 |
| T14 |
624573 |
944 |
0 |
0 |
| T15 |
292843 |
431 |
0 |
0 |
| T16 |
39956 |
0 |
0 |
0 |
| T17 |
26808 |
0 |
0 |
0 |
| T18 |
1503 |
0 |
0 |
0 |
| T19 |
1399 |
0 |
0 |
0 |
| T20 |
0 |
1988 |
0 |
0 |
| T21 |
0 |
2528 |
0 |
0 |
| T22 |
0 |
2041 |
0 |
0 |
| T29 |
0 |
2738 |
0 |
0 |
| T30 |
0 |
1839 |
0 |
0 |
| T31 |
0 |
8758 |
0 |
0 |
| T32 |
0 |
3052 |
0 |
0 |
| T33 |
288567 |
0 |
0 |
0 |
| T34 |
1120 |
0 |
0 |
0 |
| T35 |
718398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T13,T14,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T13,T14,T15 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T13,T14,T15 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T13,T14,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T13,T14,T15 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
152324 |
0 |
0 |
| T13 |
17366 |
36 |
0 |
0 |
| T14 |
624573 |
965 |
0 |
0 |
| T15 |
292843 |
431 |
0 |
0 |
| T16 |
39956 |
0 |
0 |
0 |
| T17 |
26808 |
0 |
0 |
0 |
| T18 |
1503 |
0 |
0 |
0 |
| T19 |
1399 |
0 |
0 |
0 |
| T20 |
0 |
461 |
0 |
0 |
| T21 |
0 |
826 |
0 |
0 |
| T22 |
0 |
461 |
0 |
0 |
| T29 |
0 |
618 |
0 |
0 |
| T30 |
0 |
408 |
0 |
0 |
| T31 |
0 |
1885 |
0 |
0 |
| T32 |
0 |
694 |
0 |
0 |
| T33 |
288567 |
0 |
0 |
0 |
| T34 |
1120 |
0 |
0 |
0 |
| T35 |
718398 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
404825811 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
404910840 |
152324 |
0 |
0 |
| T13 |
17366 |
36 |
0 |
0 |
| T14 |
624573 |
965 |
0 |
0 |
| T15 |
292843 |
431 |
0 |
0 |
| T16 |
39956 |
0 |
0 |
0 |
| T17 |
26808 |
0 |
0 |
0 |
| T18 |
1503 |
0 |
0 |
0 |
| T19 |
1399 |
0 |
0 |
0 |
| T20 |
0 |
461 |
0 |
0 |
| T21 |
0 |
826 |
0 |
0 |
| T22 |
0 |
461 |
0 |
0 |
| T29 |
0 |
618 |
0 |
0 |
| T30 |
0 |
408 |
0 |
0 |
| T31 |
0 |
1885 |
0 |
0 |
| T32 |
0 |
694 |
0 |
0 |
| T33 |
288567 |
0 |
0 |
0 |
| T34 |
1120 |
0 |
0 |
0 |
| T35 |
718398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
407192285 |
9148523 |
0 |
0 |
| T1 |
6921 |
1849 |
0 |
0 |
| T2 |
961977 |
60974 |
0 |
0 |
| T3 |
3183 |
41 |
0 |
0 |
| T4 |
626233 |
1730 |
0 |
0 |
| T5 |
2643 |
884 |
0 |
0 |
| T6 |
44164 |
3588 |
0 |
0 |
| T7 |
25726 |
2703 |
0 |
0 |
| T8 |
1137 |
47 |
0 |
0 |
| T9 |
20288 |
1139 |
0 |
0 |
| T10 |
40139 |
3267 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
407192285 |
407064368 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
407192285 |
407064368 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
407192285 |
407064368 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
407192285 |
17188424 |
0 |
0 |
| T1 |
6921 |
1018 |
0 |
0 |
| T2 |
961977 |
60971 |
0 |
0 |
| T3 |
3183 |
41 |
0 |
0 |
| T4 |
626233 |
899 |
0 |
0 |
| T5 |
2643 |
884 |
0 |
0 |
| T6 |
44164 |
6685 |
0 |
0 |
| T7 |
25726 |
2703 |
0 |
0 |
| T8 |
1137 |
47 |
0 |
0 |
| T9 |
20288 |
1139 |
0 |
0 |
| T10 |
40139 |
7755 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
407192285 |
407064368 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
407192285 |
407064368 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
407192285 |
407064368 |
0 |
0 |
| T1 |
6921 |
6828 |
0 |
0 |
| T2 |
961977 |
961903 |
0 |
0 |
| T3 |
3183 |
3133 |
0 |
0 |
| T4 |
626233 |
626161 |
0 |
0 |
| T5 |
2643 |
2571 |
0 |
0 |
| T6 |
44164 |
44064 |
0 |
0 |
| T7 |
25726 |
25636 |
0 |
0 |
| T8 |
1137 |
1086 |
0 |
0 |
| T9 |
20288 |
20196 |
0 |
0 |
| T10 |
40139 |
40089 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1101 |
1101 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |