Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
19183474 |
0 |
0 |
T2 |
102765 |
190063 |
0 |
0 |
T3 |
11638 |
2590 |
0 |
0 |
T4 |
424841 |
35207 |
0 |
0 |
T5 |
100498 |
101413 |
0 |
0 |
T6 |
8626 |
1938 |
0 |
0 |
T7 |
10158 |
2531 |
0 |
0 |
T8 |
669582 |
118953 |
0 |
0 |
T9 |
487630 |
48094 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
21568 |
0 |
0 |
T22 |
0 |
94594 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
103792977 |
0 |
0 |
T2 |
102765 |
916588 |
0 |
0 |
T3 |
11638 |
11638 |
0 |
0 |
T4 |
424841 |
420111 |
0 |
0 |
T5 |
100498 |
738856 |
0 |
0 |
T6 |
8626 |
8626 |
0 |
0 |
T7 |
10158 |
10158 |
0 |
0 |
T8 |
669582 |
498470 |
0 |
0 |
T9 |
487630 |
353654 |
0 |
0 |
T10 |
44448 |
44448 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
103792977 |
0 |
0 |
T2 |
102765 |
916588 |
0 |
0 |
T3 |
11638 |
11638 |
0 |
0 |
T4 |
424841 |
420111 |
0 |
0 |
T5 |
100498 |
738856 |
0 |
0 |
T6 |
8626 |
8626 |
0 |
0 |
T7 |
10158 |
10158 |
0 |
0 |
T8 |
669582 |
498470 |
0 |
0 |
T9 |
487630 |
353654 |
0 |
0 |
T10 |
44448 |
44448 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
103792977 |
0 |
0 |
T2 |
102765 |
916588 |
0 |
0 |
T3 |
11638 |
11638 |
0 |
0 |
T4 |
424841 |
420111 |
0 |
0 |
T5 |
100498 |
738856 |
0 |
0 |
T6 |
8626 |
8626 |
0 |
0 |
T7 |
10158 |
10158 |
0 |
0 |
T8 |
669582 |
498470 |
0 |
0 |
T9 |
487630 |
353654 |
0 |
0 |
T10 |
44448 |
44448 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
19183474 |
0 |
0 |
T2 |
102765 |
190063 |
0 |
0 |
T3 |
11638 |
2590 |
0 |
0 |
T4 |
424841 |
35207 |
0 |
0 |
T5 |
100498 |
101413 |
0 |
0 |
T6 |
8626 |
1938 |
0 |
0 |
T7 |
10158 |
2531 |
0 |
0 |
T8 |
669582 |
118953 |
0 |
0 |
T9 |
487630 |
48094 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
21568 |
0 |
0 |
T22 |
0 |
94594 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
20153555 |
0 |
0 |
T2 |
102765 |
199122 |
0 |
0 |
T3 |
11638 |
2854 |
0 |
0 |
T4 |
424841 |
36499 |
0 |
0 |
T5 |
100498 |
107112 |
0 |
0 |
T6 |
8626 |
2062 |
0 |
0 |
T7 |
10158 |
2886 |
0 |
0 |
T8 |
669582 |
124720 |
0 |
0 |
T9 |
487630 |
49759 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22579 |
0 |
0 |
T22 |
0 |
98780 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
103792977 |
0 |
0 |
T2 |
102765 |
916588 |
0 |
0 |
T3 |
11638 |
11638 |
0 |
0 |
T4 |
424841 |
420111 |
0 |
0 |
T5 |
100498 |
738856 |
0 |
0 |
T6 |
8626 |
8626 |
0 |
0 |
T7 |
10158 |
10158 |
0 |
0 |
T8 |
669582 |
498470 |
0 |
0 |
T9 |
487630 |
353654 |
0 |
0 |
T10 |
44448 |
44448 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
103792977 |
0 |
0 |
T2 |
102765 |
916588 |
0 |
0 |
T3 |
11638 |
11638 |
0 |
0 |
T4 |
424841 |
420111 |
0 |
0 |
T5 |
100498 |
738856 |
0 |
0 |
T6 |
8626 |
8626 |
0 |
0 |
T7 |
10158 |
10158 |
0 |
0 |
T8 |
669582 |
498470 |
0 |
0 |
T9 |
487630 |
353654 |
0 |
0 |
T10 |
44448 |
44448 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
103792977 |
0 |
0 |
T2 |
102765 |
916588 |
0 |
0 |
T3 |
11638 |
11638 |
0 |
0 |
T4 |
424841 |
420111 |
0 |
0 |
T5 |
100498 |
738856 |
0 |
0 |
T6 |
8626 |
8626 |
0 |
0 |
T7 |
10158 |
10158 |
0 |
0 |
T8 |
669582 |
498470 |
0 |
0 |
T9 |
487630 |
353654 |
0 |
0 |
T10 |
44448 |
44448 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
20153555 |
0 |
0 |
T2 |
102765 |
199122 |
0 |
0 |
T3 |
11638 |
2854 |
0 |
0 |
T4 |
424841 |
36499 |
0 |
0 |
T5 |
100498 |
107112 |
0 |
0 |
T6 |
8626 |
2062 |
0 |
0 |
T7 |
10158 |
2886 |
0 |
0 |
T8 |
669582 |
124720 |
0 |
0 |
T9 |
487630 |
49759 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22579 |
0 |
0 |
T22 |
0 |
98780 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
103792977 |
0 |
0 |
T2 |
102765 |
916588 |
0 |
0 |
T3 |
11638 |
11638 |
0 |
0 |
T4 |
424841 |
420111 |
0 |
0 |
T5 |
100498 |
738856 |
0 |
0 |
T6 |
8626 |
8626 |
0 |
0 |
T7 |
10158 |
10158 |
0 |
0 |
T8 |
669582 |
498470 |
0 |
0 |
T9 |
487630 |
353654 |
0 |
0 |
T10 |
44448 |
44448 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
103792977 |
0 |
0 |
T2 |
102765 |
916588 |
0 |
0 |
T3 |
11638 |
11638 |
0 |
0 |
T4 |
424841 |
420111 |
0 |
0 |
T5 |
100498 |
738856 |
0 |
0 |
T6 |
8626 |
8626 |
0 |
0 |
T7 |
10158 |
10158 |
0 |
0 |
T8 |
669582 |
498470 |
0 |
0 |
T9 |
487630 |
353654 |
0 |
0 |
T10 |
44448 |
44448 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
103792977 |
0 |
0 |
T2 |
102765 |
916588 |
0 |
0 |
T3 |
11638 |
11638 |
0 |
0 |
T4 |
424841 |
420111 |
0 |
0 |
T5 |
100498 |
738856 |
0 |
0 |
T6 |
8626 |
8626 |
0 |
0 |
T7 |
10158 |
10158 |
0 |
0 |
T8 |
669582 |
498470 |
0 |
0 |
T9 |
487630 |
353654 |
0 |
0 |
T10 |
44448 |
44448 |
0 |
0 |
T11 |
52968 |
0 |
0 |
0 |
T12 |
0 |
22851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Covered | T1,T2,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
5583831 |
0 |
0 |
T1 |
22450 |
8529 |
0 |
0 |
T2 |
102765 |
33335 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
89454 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
45144 |
0 |
0 |
T9 |
487630 |
48941 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
19758 |
0 |
0 |
T24 |
0 |
844 |
0 |
0 |
T26 |
0 |
36211 |
0 |
0 |
T27 |
0 |
26550 |
0 |
0 |
T40 |
0 |
34281 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
26980481 |
0 |
0 |
T1 |
22450 |
20680 |
0 |
0 |
T2 |
102765 |
100952 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
250104 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
159080 |
0 |
0 |
T9 |
487630 |
128792 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
49664 |
0 |
0 |
T24 |
0 |
2072 |
0 |
0 |
T25 |
0 |
504 |
0 |
0 |
T26 |
0 |
334768 |
0 |
0 |
T27 |
0 |
67360 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
26980481 |
0 |
0 |
T1 |
22450 |
20680 |
0 |
0 |
T2 |
102765 |
100952 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
250104 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
159080 |
0 |
0 |
T9 |
487630 |
128792 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
49664 |
0 |
0 |
T24 |
0 |
2072 |
0 |
0 |
T25 |
0 |
504 |
0 |
0 |
T26 |
0 |
334768 |
0 |
0 |
T27 |
0 |
67360 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
26980481 |
0 |
0 |
T1 |
22450 |
20680 |
0 |
0 |
T2 |
102765 |
100952 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
250104 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
159080 |
0 |
0 |
T9 |
487630 |
128792 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
49664 |
0 |
0 |
T24 |
0 |
2072 |
0 |
0 |
T25 |
0 |
504 |
0 |
0 |
T26 |
0 |
334768 |
0 |
0 |
T27 |
0 |
67360 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
5583831 |
0 |
0 |
T1 |
22450 |
8529 |
0 |
0 |
T2 |
102765 |
33335 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
89454 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
45144 |
0 |
0 |
T9 |
487630 |
48941 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
19758 |
0 |
0 |
T24 |
0 |
844 |
0 |
0 |
T26 |
0 |
36211 |
0 |
0 |
T27 |
0 |
26550 |
0 |
0 |
T40 |
0 |
34281 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
179445 |
0 |
0 |
T1 |
22450 |
274 |
0 |
0 |
T2 |
102765 |
1072 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
2878 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
1448 |
0 |
0 |
T9 |
487630 |
1578 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
637 |
0 |
0 |
T24 |
0 |
27 |
0 |
0 |
T26 |
0 |
1166 |
0 |
0 |
T27 |
0 |
851 |
0 |
0 |
T40 |
0 |
1099 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
26980481 |
0 |
0 |
T1 |
22450 |
20680 |
0 |
0 |
T2 |
102765 |
100952 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
250104 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
159080 |
0 |
0 |
T9 |
487630 |
128792 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
49664 |
0 |
0 |
T24 |
0 |
2072 |
0 |
0 |
T25 |
0 |
504 |
0 |
0 |
T26 |
0 |
334768 |
0 |
0 |
T27 |
0 |
67360 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
26980481 |
0 |
0 |
T1 |
22450 |
20680 |
0 |
0 |
T2 |
102765 |
100952 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
250104 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
159080 |
0 |
0 |
T9 |
487630 |
128792 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
49664 |
0 |
0 |
T24 |
0 |
2072 |
0 |
0 |
T25 |
0 |
504 |
0 |
0 |
T26 |
0 |
334768 |
0 |
0 |
T27 |
0 |
67360 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
26980481 |
0 |
0 |
T1 |
22450 |
20680 |
0 |
0 |
T2 |
102765 |
100952 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
250104 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
159080 |
0 |
0 |
T9 |
487630 |
128792 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
49664 |
0 |
0 |
T24 |
0 |
2072 |
0 |
0 |
T25 |
0 |
504 |
0 |
0 |
T26 |
0 |
334768 |
0 |
0 |
T27 |
0 |
67360 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132035216 |
179445 |
0 |
0 |
T1 |
22450 |
274 |
0 |
0 |
T2 |
102765 |
1072 |
0 |
0 |
T3 |
11638 |
0 |
0 |
0 |
T4 |
424841 |
0 |
0 |
0 |
T5 |
100498 |
2878 |
0 |
0 |
T6 |
8626 |
0 |
0 |
0 |
T7 |
10158 |
0 |
0 |
0 |
T8 |
669582 |
1448 |
0 |
0 |
T9 |
487630 |
1578 |
0 |
0 |
T10 |
44448 |
0 |
0 |
0 |
T11 |
0 |
637 |
0 |
0 |
T24 |
0 |
27 |
0 |
0 |
T26 |
0 |
1166 |
0 |
0 |
T27 |
0 |
851 |
0 |
0 |
T40 |
0 |
1099 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
2857449 |
0 |
0 |
T2 |
417688 |
9152 |
0 |
0 |
T3 |
46004 |
3706 |
0 |
0 |
T4 |
347744 |
9152 |
0 |
0 |
T5 |
270543 |
9152 |
0 |
0 |
T6 |
20014 |
832 |
0 |
0 |
T7 |
43541 |
832 |
0 |
0 |
T8 |
144661 |
8320 |
0 |
0 |
T9 |
145909 |
13315 |
0 |
0 |
T10 |
187620 |
832 |
0 |
0 |
T11 |
417869 |
0 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
407214408 |
0 |
0 |
T1 |
177087 |
177006 |
0 |
0 |
T2 |
417688 |
417682 |
0 |
0 |
T3 |
46004 |
45929 |
0 |
0 |
T4 |
347744 |
347739 |
0 |
0 |
T5 |
270543 |
270522 |
0 |
0 |
T6 |
20014 |
19937 |
0 |
0 |
T7 |
43541 |
43449 |
0 |
0 |
T8 |
144661 |
144655 |
0 |
0 |
T9 |
145909 |
145899 |
0 |
0 |
T10 |
187620 |
187544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
407214408 |
0 |
0 |
T1 |
177087 |
177006 |
0 |
0 |
T2 |
417688 |
417682 |
0 |
0 |
T3 |
46004 |
45929 |
0 |
0 |
T4 |
347744 |
347739 |
0 |
0 |
T5 |
270543 |
270522 |
0 |
0 |
T6 |
20014 |
19937 |
0 |
0 |
T7 |
43541 |
43449 |
0 |
0 |
T8 |
144661 |
144655 |
0 |
0 |
T9 |
145909 |
145899 |
0 |
0 |
T10 |
187620 |
187544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
407214408 |
0 |
0 |
T1 |
177087 |
177006 |
0 |
0 |
T2 |
417688 |
417682 |
0 |
0 |
T3 |
46004 |
45929 |
0 |
0 |
T4 |
347744 |
347739 |
0 |
0 |
T5 |
270543 |
270522 |
0 |
0 |
T6 |
20014 |
19937 |
0 |
0 |
T7 |
43541 |
43449 |
0 |
0 |
T8 |
144661 |
144655 |
0 |
0 |
T9 |
145909 |
145899 |
0 |
0 |
T10 |
187620 |
187544 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
2857449 |
0 |
0 |
T2 |
417688 |
9152 |
0 |
0 |
T3 |
46004 |
3706 |
0 |
0 |
T4 |
347744 |
9152 |
0 |
0 |
T5 |
270543 |
9152 |
0 |
0 |
T6 |
20014 |
832 |
0 |
0 |
T7 |
43541 |
832 |
0 |
0 |
T8 |
144661 |
8320 |
0 |
0 |
T9 |
145909 |
13315 |
0 |
0 |
T10 |
187620 |
832 |
0 |
0 |
T11 |
417869 |
0 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
407214408 |
0 |
0 |
T1 |
177087 |
177006 |
0 |
0 |
T2 |
417688 |
417682 |
0 |
0 |
T3 |
46004 |
45929 |
0 |
0 |
T4 |
347744 |
347739 |
0 |
0 |
T5 |
270543 |
270522 |
0 |
0 |
T6 |
20014 |
19937 |
0 |
0 |
T7 |
43541 |
43449 |
0 |
0 |
T8 |
144661 |
144655 |
0 |
0 |
T9 |
145909 |
145899 |
0 |
0 |
T10 |
187620 |
187544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
407214408 |
0 |
0 |
T1 |
177087 |
177006 |
0 |
0 |
T2 |
417688 |
417682 |
0 |
0 |
T3 |
46004 |
45929 |
0 |
0 |
T4 |
347744 |
347739 |
0 |
0 |
T5 |
270543 |
270522 |
0 |
0 |
T6 |
20014 |
19937 |
0 |
0 |
T7 |
43541 |
43449 |
0 |
0 |
T8 |
144661 |
144655 |
0 |
0 |
T9 |
145909 |
145899 |
0 |
0 |
T10 |
187620 |
187544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
407214408 |
0 |
0 |
T1 |
177087 |
177006 |
0 |
0 |
T2 |
417688 |
417682 |
0 |
0 |
T3 |
46004 |
45929 |
0 |
0 |
T4 |
347744 |
347739 |
0 |
0 |
T5 |
270543 |
270522 |
0 |
0 |
T6 |
20014 |
19937 |
0 |
0 |
T7 |
43541 |
43449 |
0 |
0 |
T8 |
144661 |
144655 |
0 |
0 |
T9 |
145909 |
145899 |
0 |
0 |
T10 |
187620 |
187544 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407295320 |
0 |
0 |
0 |