Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
18063535 |
0 |
0 |
T1 |
77099 |
60334 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
7657 |
0 |
0 |
T4 |
63476 |
7533 |
0 |
0 |
T5 |
4864 |
4506 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
25228 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
170401 |
0 |
0 |
T11 |
0 |
4644 |
0 |
0 |
T22 |
0 |
455 |
0 |
0 |
T23 |
0 |
36896 |
0 |
0 |
T24 |
0 |
8472 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
99912679 |
0 |
0 |
T1 |
77099 |
76654 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8698 |
0 |
0 |
T4 |
63476 |
63160 |
0 |
0 |
T5 |
4864 |
4864 |
0 |
0 |
T6 |
34256 |
34256 |
0 |
0 |
T7 |
564030 |
446956 |
0 |
0 |
T8 |
782 |
320 |
0 |
0 |
T9 |
45024 |
45024 |
0 |
0 |
T10 |
986789 |
983067 |
0 |
0 |
T11 |
0 |
42697 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
99912679 |
0 |
0 |
T1 |
77099 |
76654 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8698 |
0 |
0 |
T4 |
63476 |
63160 |
0 |
0 |
T5 |
4864 |
4864 |
0 |
0 |
T6 |
34256 |
34256 |
0 |
0 |
T7 |
564030 |
446956 |
0 |
0 |
T8 |
782 |
320 |
0 |
0 |
T9 |
45024 |
45024 |
0 |
0 |
T10 |
986789 |
983067 |
0 |
0 |
T11 |
0 |
42697 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
99912679 |
0 |
0 |
T1 |
77099 |
76654 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8698 |
0 |
0 |
T4 |
63476 |
63160 |
0 |
0 |
T5 |
4864 |
4864 |
0 |
0 |
T6 |
34256 |
34256 |
0 |
0 |
T7 |
564030 |
446956 |
0 |
0 |
T8 |
782 |
320 |
0 |
0 |
T9 |
45024 |
45024 |
0 |
0 |
T10 |
986789 |
983067 |
0 |
0 |
T11 |
0 |
42697 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
18063535 |
0 |
0 |
T1 |
77099 |
60334 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
7657 |
0 |
0 |
T4 |
63476 |
7533 |
0 |
0 |
T5 |
4864 |
4506 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
25228 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
170401 |
0 |
0 |
T11 |
0 |
4644 |
0 |
0 |
T22 |
0 |
455 |
0 |
0 |
T23 |
0 |
36896 |
0 |
0 |
T24 |
0 |
8472 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
18997517 |
0 |
0 |
T1 |
77099 |
62914 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8434 |
0 |
0 |
T4 |
63476 |
8024 |
0 |
0 |
T5 |
4864 |
4800 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
26285 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
179349 |
0 |
0 |
T11 |
0 |
4855 |
0 |
0 |
T22 |
0 |
517 |
0 |
0 |
T23 |
0 |
38606 |
0 |
0 |
T24 |
0 |
8784 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
99912679 |
0 |
0 |
T1 |
77099 |
76654 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8698 |
0 |
0 |
T4 |
63476 |
63160 |
0 |
0 |
T5 |
4864 |
4864 |
0 |
0 |
T6 |
34256 |
34256 |
0 |
0 |
T7 |
564030 |
446956 |
0 |
0 |
T8 |
782 |
320 |
0 |
0 |
T9 |
45024 |
45024 |
0 |
0 |
T10 |
986789 |
983067 |
0 |
0 |
T11 |
0 |
42697 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
99912679 |
0 |
0 |
T1 |
77099 |
76654 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8698 |
0 |
0 |
T4 |
63476 |
63160 |
0 |
0 |
T5 |
4864 |
4864 |
0 |
0 |
T6 |
34256 |
34256 |
0 |
0 |
T7 |
564030 |
446956 |
0 |
0 |
T8 |
782 |
320 |
0 |
0 |
T9 |
45024 |
45024 |
0 |
0 |
T10 |
986789 |
983067 |
0 |
0 |
T11 |
0 |
42697 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
99912679 |
0 |
0 |
T1 |
77099 |
76654 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8698 |
0 |
0 |
T4 |
63476 |
63160 |
0 |
0 |
T5 |
4864 |
4864 |
0 |
0 |
T6 |
34256 |
34256 |
0 |
0 |
T7 |
564030 |
446956 |
0 |
0 |
T8 |
782 |
320 |
0 |
0 |
T9 |
45024 |
45024 |
0 |
0 |
T10 |
986789 |
983067 |
0 |
0 |
T11 |
0 |
42697 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
18997517 |
0 |
0 |
T1 |
77099 |
62914 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8434 |
0 |
0 |
T4 |
63476 |
8024 |
0 |
0 |
T5 |
4864 |
4800 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
26285 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
179349 |
0 |
0 |
T11 |
0 |
4855 |
0 |
0 |
T22 |
0 |
517 |
0 |
0 |
T23 |
0 |
38606 |
0 |
0 |
T24 |
0 |
8784 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
99912679 |
0 |
0 |
T1 |
77099 |
76654 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8698 |
0 |
0 |
T4 |
63476 |
63160 |
0 |
0 |
T5 |
4864 |
4864 |
0 |
0 |
T6 |
34256 |
34256 |
0 |
0 |
T7 |
564030 |
446956 |
0 |
0 |
T8 |
782 |
320 |
0 |
0 |
T9 |
45024 |
45024 |
0 |
0 |
T10 |
986789 |
983067 |
0 |
0 |
T11 |
0 |
42697 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
99912679 |
0 |
0 |
T1 |
77099 |
76654 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8698 |
0 |
0 |
T4 |
63476 |
63160 |
0 |
0 |
T5 |
4864 |
4864 |
0 |
0 |
T6 |
34256 |
34256 |
0 |
0 |
T7 |
564030 |
446956 |
0 |
0 |
T8 |
782 |
320 |
0 |
0 |
T9 |
45024 |
45024 |
0 |
0 |
T10 |
986789 |
983067 |
0 |
0 |
T11 |
0 |
42697 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
99912679 |
0 |
0 |
T1 |
77099 |
76654 |
0 |
0 |
T2 |
504 |
0 |
0 |
0 |
T3 |
8698 |
8698 |
0 |
0 |
T4 |
63476 |
63160 |
0 |
0 |
T5 |
4864 |
4864 |
0 |
0 |
T6 |
34256 |
34256 |
0 |
0 |
T7 |
564030 |
446956 |
0 |
0 |
T8 |
782 |
320 |
0 |
0 |
T9 |
45024 |
45024 |
0 |
0 |
T10 |
986789 |
983067 |
0 |
0 |
T11 |
0 |
42697 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T11,T25 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T7,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T11,T25 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T7,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T11,T25 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T11,T25 |
1 | 0 | 1 | Covered | T7,T11,T25 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T11,T25 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T11,T25 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T11,T25 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T11,T25 |
1 | 0 | Covered | T7,T11,T25 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T11,T25 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T7,T11 |
0 |
0 |
Covered |
T2,T7,T11 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T11,T25 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
5945396 |
0 |
0 |
T7 |
564030 |
51895 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
16853 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
0 |
124512 |
0 |
0 |
T22 |
48372 |
0 |
0 |
0 |
T23 |
84382 |
0 |
0 |
0 |
T24 |
108090 |
0 |
0 |
0 |
T25 |
141382 |
30183 |
0 |
0 |
T26 |
0 |
10736 |
0 |
0 |
T27 |
0 |
201 |
0 |
0 |
T29 |
0 |
43184 |
0 |
0 |
T40 |
0 |
24160 |
0 |
0 |
T41 |
0 |
18135 |
0 |
0 |
T42 |
0 |
42642 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
27313830 |
0 |
0 |
T2 |
504 |
504 |
0 |
0 |
T3 |
8698 |
0 |
0 |
0 |
T4 |
63476 |
0 |
0 |
0 |
T5 |
4864 |
0 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
112784 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
79664 |
0 |
0 |
T12 |
0 |
432 |
0 |
0 |
T13 |
0 |
740904 |
0 |
0 |
T25 |
0 |
88040 |
0 |
0 |
T26 |
0 |
34608 |
0 |
0 |
T27 |
0 |
856 |
0 |
0 |
T28 |
0 |
504 |
0 |
0 |
T29 |
0 |
226120 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
27313830 |
0 |
0 |
T2 |
504 |
504 |
0 |
0 |
T3 |
8698 |
0 |
0 |
0 |
T4 |
63476 |
0 |
0 |
0 |
T5 |
4864 |
0 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
112784 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
79664 |
0 |
0 |
T12 |
0 |
432 |
0 |
0 |
T13 |
0 |
740904 |
0 |
0 |
T25 |
0 |
88040 |
0 |
0 |
T26 |
0 |
34608 |
0 |
0 |
T27 |
0 |
856 |
0 |
0 |
T28 |
0 |
504 |
0 |
0 |
T29 |
0 |
226120 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
27313830 |
0 |
0 |
T2 |
504 |
504 |
0 |
0 |
T3 |
8698 |
0 |
0 |
0 |
T4 |
63476 |
0 |
0 |
0 |
T5 |
4864 |
0 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
112784 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
79664 |
0 |
0 |
T12 |
0 |
432 |
0 |
0 |
T13 |
0 |
740904 |
0 |
0 |
T25 |
0 |
88040 |
0 |
0 |
T26 |
0 |
34608 |
0 |
0 |
T27 |
0 |
856 |
0 |
0 |
T28 |
0 |
504 |
0 |
0 |
T29 |
0 |
226120 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
5945396 |
0 |
0 |
T7 |
564030 |
51895 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
16853 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
0 |
124512 |
0 |
0 |
T22 |
48372 |
0 |
0 |
0 |
T23 |
84382 |
0 |
0 |
0 |
T24 |
108090 |
0 |
0 |
0 |
T25 |
141382 |
30183 |
0 |
0 |
T26 |
0 |
10736 |
0 |
0 |
T27 |
0 |
201 |
0 |
0 |
T29 |
0 |
43184 |
0 |
0 |
T40 |
0 |
24160 |
0 |
0 |
T41 |
0 |
18135 |
0 |
0 |
T42 |
0 |
42642 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T7,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T11,T25 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T7,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T11,T25 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T11,T25 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T7,T11,T25 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T7,T11,T25 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T7,T11 |
0 |
0 |
Covered |
T2,T7,T11 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T11,T25 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
191110 |
0 |
0 |
T7 |
564030 |
1676 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
538 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
0 |
3998 |
0 |
0 |
T22 |
48372 |
0 |
0 |
0 |
T23 |
84382 |
0 |
0 |
0 |
T24 |
108090 |
0 |
0 |
0 |
T25 |
141382 |
967 |
0 |
0 |
T26 |
0 |
343 |
0 |
0 |
T27 |
0 |
7 |
0 |
0 |
T29 |
0 |
1385 |
0 |
0 |
T40 |
0 |
776 |
0 |
0 |
T41 |
0 |
578 |
0 |
0 |
T42 |
0 |
1377 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
27313830 |
0 |
0 |
T2 |
504 |
504 |
0 |
0 |
T3 |
8698 |
0 |
0 |
0 |
T4 |
63476 |
0 |
0 |
0 |
T5 |
4864 |
0 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
112784 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
79664 |
0 |
0 |
T12 |
0 |
432 |
0 |
0 |
T13 |
0 |
740904 |
0 |
0 |
T25 |
0 |
88040 |
0 |
0 |
T26 |
0 |
34608 |
0 |
0 |
T27 |
0 |
856 |
0 |
0 |
T28 |
0 |
504 |
0 |
0 |
T29 |
0 |
226120 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
27313830 |
0 |
0 |
T2 |
504 |
504 |
0 |
0 |
T3 |
8698 |
0 |
0 |
0 |
T4 |
63476 |
0 |
0 |
0 |
T5 |
4864 |
0 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
112784 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
79664 |
0 |
0 |
T12 |
0 |
432 |
0 |
0 |
T13 |
0 |
740904 |
0 |
0 |
T25 |
0 |
88040 |
0 |
0 |
T26 |
0 |
34608 |
0 |
0 |
T27 |
0 |
856 |
0 |
0 |
T28 |
0 |
504 |
0 |
0 |
T29 |
0 |
226120 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
27313830 |
0 |
0 |
T2 |
504 |
504 |
0 |
0 |
T3 |
8698 |
0 |
0 |
0 |
T4 |
63476 |
0 |
0 |
0 |
T5 |
4864 |
0 |
0 |
0 |
T6 |
34256 |
0 |
0 |
0 |
T7 |
564030 |
112784 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
79664 |
0 |
0 |
T12 |
0 |
432 |
0 |
0 |
T13 |
0 |
740904 |
0 |
0 |
T25 |
0 |
88040 |
0 |
0 |
T26 |
0 |
34608 |
0 |
0 |
T27 |
0 |
856 |
0 |
0 |
T28 |
0 |
504 |
0 |
0 |
T29 |
0 |
226120 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128508016 |
191110 |
0 |
0 |
T7 |
564030 |
1676 |
0 |
0 |
T8 |
782 |
0 |
0 |
0 |
T9 |
45024 |
0 |
0 |
0 |
T10 |
986789 |
0 |
0 |
0 |
T11 |
125050 |
538 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
0 |
3998 |
0 |
0 |
T22 |
48372 |
0 |
0 |
0 |
T23 |
84382 |
0 |
0 |
0 |
T24 |
108090 |
0 |
0 |
0 |
T25 |
141382 |
967 |
0 |
0 |
T26 |
0 |
343 |
0 |
0 |
T27 |
0 |
7 |
0 |
0 |
T29 |
0 |
1385 |
0 |
0 |
T40 |
0 |
776 |
0 |
0 |
T41 |
0 |
578 |
0 |
0 |
T42 |
0 |
1377 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
2588149 |
0 |
0 |
T1 |
242371 |
3668 |
0 |
0 |
T2 |
4287 |
0 |
0 |
0 |
T3 |
16639 |
832 |
0 |
0 |
T4 |
26419 |
1097 |
0 |
0 |
T5 |
39677 |
3864 |
0 |
0 |
T6 |
209912 |
832 |
0 |
0 |
T7 |
283266 |
10647 |
0 |
0 |
T8 |
5053 |
832 |
0 |
0 |
T9 |
363373 |
832 |
0 |
0 |
T10 |
306631 |
24471 |
0 |
0 |
T11 |
0 |
834 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
396543893 |
0 |
0 |
T1 |
242371 |
242310 |
0 |
0 |
T2 |
4287 |
4221 |
0 |
0 |
T3 |
16639 |
16549 |
0 |
0 |
T4 |
26419 |
26331 |
0 |
0 |
T5 |
39677 |
39609 |
0 |
0 |
T6 |
209912 |
209812 |
0 |
0 |
T7 |
283266 |
283247 |
0 |
0 |
T8 |
5053 |
4977 |
0 |
0 |
T9 |
363373 |
363284 |
0 |
0 |
T10 |
306631 |
306623 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
396543893 |
0 |
0 |
T1 |
242371 |
242310 |
0 |
0 |
T2 |
4287 |
4221 |
0 |
0 |
T3 |
16639 |
16549 |
0 |
0 |
T4 |
26419 |
26331 |
0 |
0 |
T5 |
39677 |
39609 |
0 |
0 |
T6 |
209912 |
209812 |
0 |
0 |
T7 |
283266 |
283247 |
0 |
0 |
T8 |
5053 |
4977 |
0 |
0 |
T9 |
363373 |
363284 |
0 |
0 |
T10 |
306631 |
306623 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
396543893 |
0 |
0 |
T1 |
242371 |
242310 |
0 |
0 |
T2 |
4287 |
4221 |
0 |
0 |
T3 |
16639 |
16549 |
0 |
0 |
T4 |
26419 |
26331 |
0 |
0 |
T5 |
39677 |
39609 |
0 |
0 |
T6 |
209912 |
209812 |
0 |
0 |
T7 |
283266 |
283247 |
0 |
0 |
T8 |
5053 |
4977 |
0 |
0 |
T9 |
363373 |
363284 |
0 |
0 |
T10 |
306631 |
306623 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
2588149 |
0 |
0 |
T1 |
242371 |
3668 |
0 |
0 |
T2 |
4287 |
0 |
0 |
0 |
T3 |
16639 |
832 |
0 |
0 |
T4 |
26419 |
1097 |
0 |
0 |
T5 |
39677 |
3864 |
0 |
0 |
T6 |
209912 |
832 |
0 |
0 |
T7 |
283266 |
10647 |
0 |
0 |
T8 |
5053 |
832 |
0 |
0 |
T9 |
363373 |
832 |
0 |
0 |
T10 |
306631 |
24471 |
0 |
0 |
T11 |
0 |
834 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
396543893 |
0 |
0 |
T1 |
242371 |
242310 |
0 |
0 |
T2 |
4287 |
4221 |
0 |
0 |
T3 |
16639 |
16549 |
0 |
0 |
T4 |
26419 |
26331 |
0 |
0 |
T5 |
39677 |
39609 |
0 |
0 |
T6 |
209912 |
209812 |
0 |
0 |
T7 |
283266 |
283247 |
0 |
0 |
T8 |
5053 |
4977 |
0 |
0 |
T9 |
363373 |
363284 |
0 |
0 |
T10 |
306631 |
306623 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
396543893 |
0 |
0 |
T1 |
242371 |
242310 |
0 |
0 |
T2 |
4287 |
4221 |
0 |
0 |
T3 |
16639 |
16549 |
0 |
0 |
T4 |
26419 |
26331 |
0 |
0 |
T5 |
39677 |
39609 |
0 |
0 |
T6 |
209912 |
209812 |
0 |
0 |
T7 |
283266 |
283247 |
0 |
0 |
T8 |
5053 |
4977 |
0 |
0 |
T9 |
363373 |
363284 |
0 |
0 |
T10 |
306631 |
306623 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
396543893 |
0 |
0 |
T1 |
242371 |
242310 |
0 |
0 |
T2 |
4287 |
4221 |
0 |
0 |
T3 |
16639 |
16549 |
0 |
0 |
T4 |
26419 |
26331 |
0 |
0 |
T5 |
39677 |
39609 |
0 |
0 |
T6 |
209912 |
209812 |
0 |
0 |
T7 |
283266 |
283247 |
0 |
0 |
T8 |
5053 |
4977 |
0 |
0 |
T9 |
363373 |
363284 |
0 |
0 |
T10 |
306631 |
306623 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396625904 |
0 |
0 |
0 |