Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
18090348 |
0 |
0 |
T1 |
179146 |
6280 |
0 |
0 |
T2 |
68210 |
11978 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
15974 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
142514 |
0 |
0 |
T9 |
12432 |
5956 |
0 |
0 |
T11 |
15432 |
14246 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T15 |
0 |
89989 |
0 |
0 |
T29 |
0 |
39299 |
0 |
0 |
T49 |
0 |
28480 |
0 |
0 |
T50 |
0 |
91670 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
98385149 |
0 |
0 |
T1 |
179146 |
158091 |
0 |
0 |
T2 |
68210 |
68210 |
0 |
0 |
T4 |
44432 |
44432 |
0 |
0 |
T5 |
118796 |
118796 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
758392 |
0 |
0 |
T9 |
12432 |
12432 |
0 |
0 |
T11 |
15432 |
15432 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T14 |
0 |
5280 |
0 |
0 |
T15 |
0 |
570440 |
0 |
0 |
T16 |
0 |
40048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
98385149 |
0 |
0 |
T1 |
179146 |
158091 |
0 |
0 |
T2 |
68210 |
68210 |
0 |
0 |
T4 |
44432 |
44432 |
0 |
0 |
T5 |
118796 |
118796 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
758392 |
0 |
0 |
T9 |
12432 |
12432 |
0 |
0 |
T11 |
15432 |
15432 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T14 |
0 |
5280 |
0 |
0 |
T15 |
0 |
570440 |
0 |
0 |
T16 |
0 |
40048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
98385149 |
0 |
0 |
T1 |
179146 |
158091 |
0 |
0 |
T2 |
68210 |
68210 |
0 |
0 |
T4 |
44432 |
44432 |
0 |
0 |
T5 |
118796 |
118796 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
758392 |
0 |
0 |
T9 |
12432 |
12432 |
0 |
0 |
T11 |
15432 |
15432 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T14 |
0 |
5280 |
0 |
0 |
T15 |
0 |
570440 |
0 |
0 |
T16 |
0 |
40048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
18090348 |
0 |
0 |
T1 |
179146 |
6280 |
0 |
0 |
T2 |
68210 |
11978 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
15974 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
142514 |
0 |
0 |
T9 |
12432 |
5956 |
0 |
0 |
T11 |
15432 |
14246 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T15 |
0 |
89989 |
0 |
0 |
T29 |
0 |
39299 |
0 |
0 |
T49 |
0 |
28480 |
0 |
0 |
T50 |
0 |
91670 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T2,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
19005350 |
0 |
0 |
T1 |
179146 |
6577 |
0 |
0 |
T2 |
68210 |
12354 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
16476 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
149161 |
0 |
0 |
T9 |
12432 |
6144 |
0 |
0 |
T11 |
15432 |
15176 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T15 |
0 |
93759 |
0 |
0 |
T29 |
0 |
40974 |
0 |
0 |
T49 |
0 |
29520 |
0 |
0 |
T50 |
0 |
95064 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
98385149 |
0 |
0 |
T1 |
179146 |
158091 |
0 |
0 |
T2 |
68210 |
68210 |
0 |
0 |
T4 |
44432 |
44432 |
0 |
0 |
T5 |
118796 |
118796 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
758392 |
0 |
0 |
T9 |
12432 |
12432 |
0 |
0 |
T11 |
15432 |
15432 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T14 |
0 |
5280 |
0 |
0 |
T15 |
0 |
570440 |
0 |
0 |
T16 |
0 |
40048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
98385149 |
0 |
0 |
T1 |
179146 |
158091 |
0 |
0 |
T2 |
68210 |
68210 |
0 |
0 |
T4 |
44432 |
44432 |
0 |
0 |
T5 |
118796 |
118796 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
758392 |
0 |
0 |
T9 |
12432 |
12432 |
0 |
0 |
T11 |
15432 |
15432 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T14 |
0 |
5280 |
0 |
0 |
T15 |
0 |
570440 |
0 |
0 |
T16 |
0 |
40048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
98385149 |
0 |
0 |
T1 |
179146 |
158091 |
0 |
0 |
T2 |
68210 |
68210 |
0 |
0 |
T4 |
44432 |
44432 |
0 |
0 |
T5 |
118796 |
118796 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
758392 |
0 |
0 |
T9 |
12432 |
12432 |
0 |
0 |
T11 |
15432 |
15432 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T14 |
0 |
5280 |
0 |
0 |
T15 |
0 |
570440 |
0 |
0 |
T16 |
0 |
40048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
19005350 |
0 |
0 |
T1 |
179146 |
6577 |
0 |
0 |
T2 |
68210 |
12354 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
16476 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
149161 |
0 |
0 |
T9 |
12432 |
6144 |
0 |
0 |
T11 |
15432 |
15176 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T15 |
0 |
93759 |
0 |
0 |
T29 |
0 |
40974 |
0 |
0 |
T49 |
0 |
29520 |
0 |
0 |
T50 |
0 |
95064 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
98385149 |
0 |
0 |
T1 |
179146 |
158091 |
0 |
0 |
T2 |
68210 |
68210 |
0 |
0 |
T4 |
44432 |
44432 |
0 |
0 |
T5 |
118796 |
118796 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
758392 |
0 |
0 |
T9 |
12432 |
12432 |
0 |
0 |
T11 |
15432 |
15432 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T14 |
0 |
5280 |
0 |
0 |
T15 |
0 |
570440 |
0 |
0 |
T16 |
0 |
40048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
98385149 |
0 |
0 |
T1 |
179146 |
158091 |
0 |
0 |
T2 |
68210 |
68210 |
0 |
0 |
T4 |
44432 |
44432 |
0 |
0 |
T5 |
118796 |
118796 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
758392 |
0 |
0 |
T9 |
12432 |
12432 |
0 |
0 |
T11 |
15432 |
15432 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T14 |
0 |
5280 |
0 |
0 |
T15 |
0 |
570440 |
0 |
0 |
T16 |
0 |
40048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
98385149 |
0 |
0 |
T1 |
179146 |
158091 |
0 |
0 |
T2 |
68210 |
68210 |
0 |
0 |
T4 |
44432 |
44432 |
0 |
0 |
T5 |
118796 |
118796 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
758392 |
0 |
0 |
T9 |
12432 |
12432 |
0 |
0 |
T11 |
15432 |
15432 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T14 |
0 |
5280 |
0 |
0 |
T15 |
0 |
570440 |
0 |
0 |
T16 |
0 |
40048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T15,T29 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T12 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T12 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T15,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T12 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T15,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T15,T29 |
1 | 0 | 1 | Covered | T1,T15,T29 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T15,T29 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T15,T29 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T15,T29 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T15,T29 |
1 | 0 | Covered | T1,T15,T29 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T29 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T6,T12 |
0 |
0 |
Covered |
T1,T6,T12 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T29 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
5753788 |
0 |
0 |
T1 |
179146 |
9663 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T15 |
0 |
8339 |
0 |
0 |
T18 |
0 |
16156 |
0 |
0 |
T19 |
0 |
50382 |
0 |
0 |
T29 |
0 |
17547 |
0 |
0 |
T30 |
0 |
1035 |
0 |
0 |
T46 |
0 |
4672 |
0 |
0 |
T55 |
0 |
29804 |
0 |
0 |
T56 |
0 |
30465 |
0 |
0 |
T57 |
0 |
22405 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
27279256 |
0 |
0 |
T1 |
179146 |
19376 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
51944 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
936 |
0 |
0 |
T13 |
43878 |
41512 |
0 |
0 |
T15 |
0 |
15768 |
0 |
0 |
T18 |
0 |
49712 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T29 |
0 |
79176 |
0 |
0 |
T30 |
0 |
2672 |
0 |
0 |
T32 |
0 |
552 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
27279256 |
0 |
0 |
T1 |
179146 |
19376 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
51944 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
936 |
0 |
0 |
T13 |
43878 |
41512 |
0 |
0 |
T15 |
0 |
15768 |
0 |
0 |
T18 |
0 |
49712 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T29 |
0 |
79176 |
0 |
0 |
T30 |
0 |
2672 |
0 |
0 |
T32 |
0 |
552 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
27279256 |
0 |
0 |
T1 |
179146 |
19376 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
51944 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
936 |
0 |
0 |
T13 |
43878 |
41512 |
0 |
0 |
T15 |
0 |
15768 |
0 |
0 |
T18 |
0 |
49712 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T29 |
0 |
79176 |
0 |
0 |
T30 |
0 |
2672 |
0 |
0 |
T32 |
0 |
552 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
5753788 |
0 |
0 |
T1 |
179146 |
9663 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T15 |
0 |
8339 |
0 |
0 |
T18 |
0 |
16156 |
0 |
0 |
T19 |
0 |
50382 |
0 |
0 |
T29 |
0 |
17547 |
0 |
0 |
T30 |
0 |
1035 |
0 |
0 |
T46 |
0 |
4672 |
0 |
0 |
T55 |
0 |
29804 |
0 |
0 |
T56 |
0 |
30465 |
0 |
0 |
T57 |
0 |
22405 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T12 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T12 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T15,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T12 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T15,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T15,T29 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T15,T29 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T15,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T6,T12 |
0 |
0 |
Covered |
T1,T6,T12 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T29 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
184966 |
0 |
0 |
T1 |
179146 |
310 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T15 |
0 |
267 |
0 |
0 |
T18 |
0 |
520 |
0 |
0 |
T19 |
0 |
1618 |
0 |
0 |
T29 |
0 |
560 |
0 |
0 |
T30 |
0 |
33 |
0 |
0 |
T46 |
0 |
150 |
0 |
0 |
T55 |
0 |
952 |
0 |
0 |
T56 |
0 |
987 |
0 |
0 |
T57 |
0 |
723 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
27279256 |
0 |
0 |
T1 |
179146 |
19376 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
51944 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
936 |
0 |
0 |
T13 |
43878 |
41512 |
0 |
0 |
T15 |
0 |
15768 |
0 |
0 |
T18 |
0 |
49712 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T29 |
0 |
79176 |
0 |
0 |
T30 |
0 |
2672 |
0 |
0 |
T32 |
0 |
552 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
27279256 |
0 |
0 |
T1 |
179146 |
19376 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
51944 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
936 |
0 |
0 |
T13 |
43878 |
41512 |
0 |
0 |
T15 |
0 |
15768 |
0 |
0 |
T18 |
0 |
49712 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T29 |
0 |
79176 |
0 |
0 |
T30 |
0 |
2672 |
0 |
0 |
T32 |
0 |
552 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
27279256 |
0 |
0 |
T1 |
179146 |
19376 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
51944 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
936 |
0 |
0 |
T13 |
43878 |
41512 |
0 |
0 |
T15 |
0 |
15768 |
0 |
0 |
T18 |
0 |
49712 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T29 |
0 |
79176 |
0 |
0 |
T30 |
0 |
2672 |
0 |
0 |
T32 |
0 |
552 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126913957 |
184966 |
0 |
0 |
T1 |
179146 |
310 |
0 |
0 |
T2 |
68210 |
0 |
0 |
0 |
T4 |
44432 |
0 |
0 |
0 |
T5 |
118796 |
0 |
0 |
0 |
T6 |
53688 |
0 |
0 |
0 |
T7 |
761754 |
0 |
0 |
0 |
T9 |
12432 |
0 |
0 |
0 |
T11 |
15432 |
0 |
0 |
0 |
T12 |
1057 |
0 |
0 |
0 |
T13 |
43878 |
0 |
0 |
0 |
T15 |
0 |
267 |
0 |
0 |
T18 |
0 |
520 |
0 |
0 |
T19 |
0 |
1618 |
0 |
0 |
T29 |
0 |
560 |
0 |
0 |
T30 |
0 |
33 |
0 |
0 |
T46 |
0 |
150 |
0 |
0 |
T55 |
0 |
952 |
0 |
0 |
T56 |
0 |
987 |
0 |
0 |
T57 |
0 |
723 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
2564283 |
0 |
0 |
T1 |
915000 |
4160 |
0 |
0 |
T2 |
75303 |
832 |
0 |
0 |
T3 |
1040 |
0 |
0 |
0 |
T4 |
314147 |
832 |
0 |
0 |
T5 |
133658 |
832 |
0 |
0 |
T6 |
218974 |
0 |
0 |
0 |
T7 |
834855 |
8320 |
0 |
0 |
T8 |
3125 |
832 |
0 |
0 |
T9 |
102435 |
832 |
0 |
0 |
T10 |
1486 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T43 |
0 |
100 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
409469824 |
0 |
0 |
T1 |
915000 |
914937 |
0 |
0 |
T2 |
75303 |
75205 |
0 |
0 |
T3 |
1040 |
975 |
0 |
0 |
T4 |
314147 |
314048 |
0 |
0 |
T5 |
133658 |
133574 |
0 |
0 |
T6 |
218974 |
218878 |
0 |
0 |
T7 |
834855 |
834797 |
0 |
0 |
T8 |
3125 |
3030 |
0 |
0 |
T9 |
102435 |
102338 |
0 |
0 |
T10 |
1486 |
1390 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
409469824 |
0 |
0 |
T1 |
915000 |
914937 |
0 |
0 |
T2 |
75303 |
75205 |
0 |
0 |
T3 |
1040 |
975 |
0 |
0 |
T4 |
314147 |
314048 |
0 |
0 |
T5 |
133658 |
133574 |
0 |
0 |
T6 |
218974 |
218878 |
0 |
0 |
T7 |
834855 |
834797 |
0 |
0 |
T8 |
3125 |
3030 |
0 |
0 |
T9 |
102435 |
102338 |
0 |
0 |
T10 |
1486 |
1390 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
409469824 |
0 |
0 |
T1 |
915000 |
914937 |
0 |
0 |
T2 |
75303 |
75205 |
0 |
0 |
T3 |
1040 |
975 |
0 |
0 |
T4 |
314147 |
314048 |
0 |
0 |
T5 |
133658 |
133574 |
0 |
0 |
T6 |
218974 |
218878 |
0 |
0 |
T7 |
834855 |
834797 |
0 |
0 |
T8 |
3125 |
3030 |
0 |
0 |
T9 |
102435 |
102338 |
0 |
0 |
T10 |
1486 |
1390 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
2564283 |
0 |
0 |
T1 |
915000 |
4160 |
0 |
0 |
T2 |
75303 |
832 |
0 |
0 |
T3 |
1040 |
0 |
0 |
0 |
T4 |
314147 |
832 |
0 |
0 |
T5 |
133658 |
832 |
0 |
0 |
T6 |
218974 |
0 |
0 |
0 |
T7 |
834855 |
8320 |
0 |
0 |
T8 |
3125 |
832 |
0 |
0 |
T9 |
102435 |
832 |
0 |
0 |
T10 |
1486 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T43 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
409469824 |
0 |
0 |
T1 |
915000 |
914937 |
0 |
0 |
T2 |
75303 |
75205 |
0 |
0 |
T3 |
1040 |
975 |
0 |
0 |
T4 |
314147 |
314048 |
0 |
0 |
T5 |
133658 |
133574 |
0 |
0 |
T6 |
218974 |
218878 |
0 |
0 |
T7 |
834855 |
834797 |
0 |
0 |
T8 |
3125 |
3030 |
0 |
0 |
T9 |
102435 |
102338 |
0 |
0 |
T10 |
1486 |
1390 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
409469824 |
0 |
0 |
T1 |
915000 |
914937 |
0 |
0 |
T2 |
75303 |
75205 |
0 |
0 |
T3 |
1040 |
975 |
0 |
0 |
T4 |
314147 |
314048 |
0 |
0 |
T5 |
133658 |
133574 |
0 |
0 |
T6 |
218974 |
218878 |
0 |
0 |
T7 |
834855 |
834797 |
0 |
0 |
T8 |
3125 |
3030 |
0 |
0 |
T9 |
102435 |
102338 |
0 |
0 |
T10 |
1486 |
1390 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
409469824 |
0 |
0 |
T1 |
915000 |
914937 |
0 |
0 |
T2 |
75303 |
75205 |
0 |
0 |
T3 |
1040 |
975 |
0 |
0 |
T4 |
314147 |
314048 |
0 |
0 |
T5 |
133658 |
133574 |
0 |
0 |
T6 |
218974 |
218878 |
0 |
0 |
T7 |
834855 |
834797 |
0 |
0 |
T8 |
3125 |
3030 |
0 |
0 |
T9 |
102435 |
102338 |
0 |
0 |
T10 |
1486 |
1390 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409550979 |
0 |
0 |
0 |