Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T7 |
0 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
21397080 |
0 |
0 |
T1 |
381691 |
43689 |
0 |
0 |
T2 |
568234 |
18889 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
179337 |
0 |
0 |
T8 |
20894 |
19855 |
0 |
0 |
T9 |
253135 |
75353 |
0 |
0 |
T10 |
199820 |
15494 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
18816 |
0 |
0 |
T14 |
0 |
54152 |
0 |
0 |
T24 |
0 |
116715 |
0 |
0 |
T34 |
0 |
2548 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
119162475 |
0 |
0 |
T1 |
381691 |
340588 |
0 |
0 |
T2 |
568234 |
252699 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
818813 |
0 |
0 |
T8 |
20894 |
20894 |
0 |
0 |
T9 |
253135 |
252807 |
0 |
0 |
T10 |
199820 |
191452 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
136938 |
0 |
0 |
T13 |
0 |
8358 |
0 |
0 |
T14 |
0 |
126508 |
0 |
0 |
T15 |
0 |
7792 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
119162475 |
0 |
0 |
T1 |
381691 |
340588 |
0 |
0 |
T2 |
568234 |
252699 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
818813 |
0 |
0 |
T8 |
20894 |
20894 |
0 |
0 |
T9 |
253135 |
252807 |
0 |
0 |
T10 |
199820 |
191452 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
136938 |
0 |
0 |
T13 |
0 |
8358 |
0 |
0 |
T14 |
0 |
126508 |
0 |
0 |
T15 |
0 |
7792 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
119162475 |
0 |
0 |
T1 |
381691 |
340588 |
0 |
0 |
T2 |
568234 |
252699 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
818813 |
0 |
0 |
T8 |
20894 |
20894 |
0 |
0 |
T9 |
253135 |
252807 |
0 |
0 |
T10 |
199820 |
191452 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
136938 |
0 |
0 |
T13 |
0 |
8358 |
0 |
0 |
T14 |
0 |
126508 |
0 |
0 |
T15 |
0 |
7792 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
21397080 |
0 |
0 |
T1 |
381691 |
43689 |
0 |
0 |
T2 |
568234 |
18889 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
179337 |
0 |
0 |
T8 |
20894 |
19855 |
0 |
0 |
T9 |
253135 |
75353 |
0 |
0 |
T10 |
199820 |
15494 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
18816 |
0 |
0 |
T14 |
0 |
54152 |
0 |
0 |
T24 |
0 |
116715 |
0 |
0 |
T34 |
0 |
2548 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T7 |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T7 |
0 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
22498700 |
0 |
0 |
T1 |
381691 |
45239 |
0 |
0 |
T2 |
568234 |
19546 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
189807 |
0 |
0 |
T8 |
20894 |
20614 |
0 |
0 |
T9 |
253135 |
78807 |
0 |
0 |
T10 |
199820 |
16244 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
19510 |
0 |
0 |
T14 |
0 |
55932 |
0 |
0 |
T24 |
0 |
121218 |
0 |
0 |
T34 |
0 |
2746 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
119162475 |
0 |
0 |
T1 |
381691 |
340588 |
0 |
0 |
T2 |
568234 |
252699 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
818813 |
0 |
0 |
T8 |
20894 |
20894 |
0 |
0 |
T9 |
253135 |
252807 |
0 |
0 |
T10 |
199820 |
191452 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
136938 |
0 |
0 |
T13 |
0 |
8358 |
0 |
0 |
T14 |
0 |
126508 |
0 |
0 |
T15 |
0 |
7792 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
119162475 |
0 |
0 |
T1 |
381691 |
340588 |
0 |
0 |
T2 |
568234 |
252699 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
818813 |
0 |
0 |
T8 |
20894 |
20894 |
0 |
0 |
T9 |
253135 |
252807 |
0 |
0 |
T10 |
199820 |
191452 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
136938 |
0 |
0 |
T13 |
0 |
8358 |
0 |
0 |
T14 |
0 |
126508 |
0 |
0 |
T15 |
0 |
7792 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
119162475 |
0 |
0 |
T1 |
381691 |
340588 |
0 |
0 |
T2 |
568234 |
252699 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
818813 |
0 |
0 |
T8 |
20894 |
20894 |
0 |
0 |
T9 |
253135 |
252807 |
0 |
0 |
T10 |
199820 |
191452 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
136938 |
0 |
0 |
T13 |
0 |
8358 |
0 |
0 |
T14 |
0 |
126508 |
0 |
0 |
T15 |
0 |
7792 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
22498700 |
0 |
0 |
T1 |
381691 |
45239 |
0 |
0 |
T2 |
568234 |
19546 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
189807 |
0 |
0 |
T8 |
20894 |
20614 |
0 |
0 |
T9 |
253135 |
78807 |
0 |
0 |
T10 |
199820 |
16244 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
19510 |
0 |
0 |
T14 |
0 |
55932 |
0 |
0 |
T24 |
0 |
121218 |
0 |
0 |
T34 |
0 |
2746 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T7 |
0 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
119162475 |
0 |
0 |
T1 |
381691 |
340588 |
0 |
0 |
T2 |
568234 |
252699 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
818813 |
0 |
0 |
T8 |
20894 |
20894 |
0 |
0 |
T9 |
253135 |
252807 |
0 |
0 |
T10 |
199820 |
191452 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
136938 |
0 |
0 |
T13 |
0 |
8358 |
0 |
0 |
T14 |
0 |
126508 |
0 |
0 |
T15 |
0 |
7792 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
119162475 |
0 |
0 |
T1 |
381691 |
340588 |
0 |
0 |
T2 |
568234 |
252699 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
818813 |
0 |
0 |
T8 |
20894 |
20894 |
0 |
0 |
T9 |
253135 |
252807 |
0 |
0 |
T10 |
199820 |
191452 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
136938 |
0 |
0 |
T13 |
0 |
8358 |
0 |
0 |
T14 |
0 |
126508 |
0 |
0 |
T15 |
0 |
7792 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
119162475 |
0 |
0 |
T1 |
381691 |
340588 |
0 |
0 |
T2 |
568234 |
252699 |
0 |
0 |
T3 |
407132 |
0 |
0 |
0 |
T4 |
64222 |
0 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
818813 |
0 |
0 |
T8 |
20894 |
20894 |
0 |
0 |
T9 |
253135 |
252807 |
0 |
0 |
T10 |
199820 |
191452 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
0 |
136938 |
0 |
0 |
T13 |
0 |
8358 |
0 |
0 |
T14 |
0 |
126508 |
0 |
0 |
T15 |
0 |
7792 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
6120326 |
0 |
0 |
T1 |
381691 |
5708 |
0 |
0 |
T2 |
568234 |
52336 |
0 |
0 |
T3 |
407132 |
45790 |
0 |
0 |
T4 |
64222 |
30681 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
3486 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T24 |
0 |
23221 |
0 |
0 |
T37 |
0 |
6140 |
0 |
0 |
T41 |
0 |
60275 |
0 |
0 |
T42 |
0 |
29509 |
0 |
0 |
T43 |
0 |
1067 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
28779366 |
0 |
0 |
T1 |
381691 |
36460 |
0 |
0 |
T2 |
568234 |
309448 |
0 |
0 |
T3 |
407132 |
403432 |
0 |
0 |
T4 |
64222 |
61720 |
0 |
0 |
T6 |
576 |
576 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
7336 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
T24 |
0 |
49744 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
28779366 |
0 |
0 |
T1 |
381691 |
36460 |
0 |
0 |
T2 |
568234 |
309448 |
0 |
0 |
T3 |
407132 |
403432 |
0 |
0 |
T4 |
64222 |
61720 |
0 |
0 |
T6 |
576 |
576 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
7336 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
T24 |
0 |
49744 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
28779366 |
0 |
0 |
T1 |
381691 |
36460 |
0 |
0 |
T2 |
568234 |
309448 |
0 |
0 |
T3 |
407132 |
403432 |
0 |
0 |
T4 |
64222 |
61720 |
0 |
0 |
T6 |
576 |
576 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
7336 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
T24 |
0 |
49744 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
6120326 |
0 |
0 |
T1 |
381691 |
5708 |
0 |
0 |
T2 |
568234 |
52336 |
0 |
0 |
T3 |
407132 |
45790 |
0 |
0 |
T4 |
64222 |
30681 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
3486 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T24 |
0 |
23221 |
0 |
0 |
T37 |
0 |
6140 |
0 |
0 |
T41 |
0 |
60275 |
0 |
0 |
T42 |
0 |
29509 |
0 |
0 |
T43 |
0 |
1067 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
196717 |
0 |
0 |
T1 |
381691 |
184 |
0 |
0 |
T2 |
568234 |
1683 |
0 |
0 |
T3 |
407132 |
1471 |
0 |
0 |
T4 |
64222 |
982 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
110 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T24 |
0 |
745 |
0 |
0 |
T37 |
0 |
197 |
0 |
0 |
T41 |
0 |
1943 |
0 |
0 |
T42 |
0 |
947 |
0 |
0 |
T43 |
0 |
34 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
28779366 |
0 |
0 |
T1 |
381691 |
36460 |
0 |
0 |
T2 |
568234 |
309448 |
0 |
0 |
T3 |
407132 |
403432 |
0 |
0 |
T4 |
64222 |
61720 |
0 |
0 |
T6 |
576 |
576 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
7336 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
T24 |
0 |
49744 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
28779366 |
0 |
0 |
T1 |
381691 |
36460 |
0 |
0 |
T2 |
568234 |
309448 |
0 |
0 |
T3 |
407132 |
403432 |
0 |
0 |
T4 |
64222 |
61720 |
0 |
0 |
T6 |
576 |
576 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
7336 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
T24 |
0 |
49744 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
28779366 |
0 |
0 |
T1 |
381691 |
36460 |
0 |
0 |
T2 |
568234 |
309448 |
0 |
0 |
T3 |
407132 |
403432 |
0 |
0 |
T4 |
64222 |
61720 |
0 |
0 |
T6 |
576 |
576 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
7336 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
T24 |
0 |
49744 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149371259 |
196717 |
0 |
0 |
T1 |
381691 |
184 |
0 |
0 |
T2 |
568234 |
1683 |
0 |
0 |
T3 |
407132 |
1471 |
0 |
0 |
T4 |
64222 |
982 |
0 |
0 |
T6 |
576 |
0 |
0 |
0 |
T7 |
822254 |
0 |
0 |
0 |
T8 |
20894 |
0 |
0 |
0 |
T9 |
253135 |
0 |
0 |
0 |
T10 |
199820 |
110 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T24 |
0 |
745 |
0 |
0 |
T37 |
0 |
197 |
0 |
0 |
T41 |
0 |
1943 |
0 |
0 |
T42 |
0 |
947 |
0 |
0 |
T43 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
3199507 |
0 |
0 |
T1 |
250840 |
14197 |
0 |
0 |
T2 |
316743 |
15490 |
0 |
0 |
T3 |
123810 |
0 |
0 |
0 |
T4 |
504879 |
0 |
0 |
0 |
T5 |
1092 |
0 |
0 |
0 |
T6 |
5603 |
0 |
0 |
0 |
T7 |
582194 |
9152 |
0 |
0 |
T8 |
8204 |
832 |
0 |
0 |
T9 |
179236 |
3328 |
0 |
0 |
T10 |
101527 |
4160 |
0 |
0 |
T12 |
0 |
11094 |
0 |
0 |
T13 |
0 |
3583 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
439144817 |
0 |
0 |
T1 |
250840 |
250771 |
0 |
0 |
T2 |
316743 |
316458 |
0 |
0 |
T3 |
123810 |
123507 |
0 |
0 |
T4 |
504879 |
504813 |
0 |
0 |
T5 |
1092 |
992 |
0 |
0 |
T6 |
5603 |
5532 |
0 |
0 |
T7 |
582194 |
582188 |
0 |
0 |
T8 |
8204 |
8138 |
0 |
0 |
T9 |
179236 |
179229 |
0 |
0 |
T10 |
101527 |
101520 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
439144817 |
0 |
0 |
T1 |
250840 |
250771 |
0 |
0 |
T2 |
316743 |
316458 |
0 |
0 |
T3 |
123810 |
123507 |
0 |
0 |
T4 |
504879 |
504813 |
0 |
0 |
T5 |
1092 |
992 |
0 |
0 |
T6 |
5603 |
5532 |
0 |
0 |
T7 |
582194 |
582188 |
0 |
0 |
T8 |
8204 |
8138 |
0 |
0 |
T9 |
179236 |
179229 |
0 |
0 |
T10 |
101527 |
101520 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
439144817 |
0 |
0 |
T1 |
250840 |
250771 |
0 |
0 |
T2 |
316743 |
316458 |
0 |
0 |
T3 |
123810 |
123507 |
0 |
0 |
T4 |
504879 |
504813 |
0 |
0 |
T5 |
1092 |
992 |
0 |
0 |
T6 |
5603 |
5532 |
0 |
0 |
T7 |
582194 |
582188 |
0 |
0 |
T8 |
8204 |
8138 |
0 |
0 |
T9 |
179236 |
179229 |
0 |
0 |
T10 |
101527 |
101520 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
3199507 |
0 |
0 |
T1 |
250840 |
14197 |
0 |
0 |
T2 |
316743 |
15490 |
0 |
0 |
T3 |
123810 |
0 |
0 |
0 |
T4 |
504879 |
0 |
0 |
0 |
T5 |
1092 |
0 |
0 |
0 |
T6 |
5603 |
0 |
0 |
0 |
T7 |
582194 |
9152 |
0 |
0 |
T8 |
8204 |
832 |
0 |
0 |
T9 |
179236 |
3328 |
0 |
0 |
T10 |
101527 |
4160 |
0 |
0 |
T12 |
0 |
11094 |
0 |
0 |
T13 |
0 |
3583 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
439144817 |
0 |
0 |
T1 |
250840 |
250771 |
0 |
0 |
T2 |
316743 |
316458 |
0 |
0 |
T3 |
123810 |
123507 |
0 |
0 |
T4 |
504879 |
504813 |
0 |
0 |
T5 |
1092 |
992 |
0 |
0 |
T6 |
5603 |
5532 |
0 |
0 |
T7 |
582194 |
582188 |
0 |
0 |
T8 |
8204 |
8138 |
0 |
0 |
T9 |
179236 |
179229 |
0 |
0 |
T10 |
101527 |
101520 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
439144817 |
0 |
0 |
T1 |
250840 |
250771 |
0 |
0 |
T2 |
316743 |
316458 |
0 |
0 |
T3 |
123810 |
123507 |
0 |
0 |
T4 |
504879 |
504813 |
0 |
0 |
T5 |
1092 |
992 |
0 |
0 |
T6 |
5603 |
5532 |
0 |
0 |
T7 |
582194 |
582188 |
0 |
0 |
T8 |
8204 |
8138 |
0 |
0 |
T9 |
179236 |
179229 |
0 |
0 |
T10 |
101527 |
101520 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
439144817 |
0 |
0 |
T1 |
250840 |
250771 |
0 |
0 |
T2 |
316743 |
316458 |
0 |
0 |
T3 |
123810 |
123507 |
0 |
0 |
T4 |
504879 |
504813 |
0 |
0 |
T5 |
1092 |
992 |
0 |
0 |
T6 |
5603 |
5532 |
0 |
0 |
T7 |
582194 |
582188 |
0 |
0 |
T8 |
8204 |
8138 |
0 |
0 |
T9 |
179236 |
179229 |
0 |
0 |
T10 |
101527 |
101520 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439236272 |
0 |
0 |
0 |