Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
23294312 |
0 |
0 |
T1 |
996986 |
98292 |
0 |
0 |
T3 |
155339 |
10708 |
0 |
0 |
T4 |
366165 |
13501 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
87356 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
8049 |
0 |
0 |
T12 |
0 |
61358 |
0 |
0 |
T15 |
0 |
113278 |
0 |
0 |
T16 |
0 |
1978 |
0 |
0 |
T34 |
0 |
94245 |
0 |
0 |
T37 |
0 |
20710 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
126421322 |
0 |
0 |
T1 |
996986 |
718154 |
0 |
0 |
T3 |
155339 |
154914 |
0 |
0 |
T4 |
366165 |
363551 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
2128 |
0 |
0 |
T8 |
501004 |
475997 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
9124 |
0 |
0 |
T12 |
0 |
84408 |
0 |
0 |
T13 |
0 |
116060 |
0 |
0 |
T15 |
0 |
722273 |
0 |
0 |
T16 |
0 |
50344 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
126421322 |
0 |
0 |
T1 |
996986 |
718154 |
0 |
0 |
T3 |
155339 |
154914 |
0 |
0 |
T4 |
366165 |
363551 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
2128 |
0 |
0 |
T8 |
501004 |
475997 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
9124 |
0 |
0 |
T12 |
0 |
84408 |
0 |
0 |
T13 |
0 |
116060 |
0 |
0 |
T15 |
0 |
722273 |
0 |
0 |
T16 |
0 |
50344 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
126421322 |
0 |
0 |
T1 |
996986 |
718154 |
0 |
0 |
T3 |
155339 |
154914 |
0 |
0 |
T4 |
366165 |
363551 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
2128 |
0 |
0 |
T8 |
501004 |
475997 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
9124 |
0 |
0 |
T12 |
0 |
84408 |
0 |
0 |
T13 |
0 |
116060 |
0 |
0 |
T15 |
0 |
722273 |
0 |
0 |
T16 |
0 |
50344 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
23294312 |
0 |
0 |
T1 |
996986 |
98292 |
0 |
0 |
T3 |
155339 |
10708 |
0 |
0 |
T4 |
366165 |
13501 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
87356 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
8049 |
0 |
0 |
T12 |
0 |
61358 |
0 |
0 |
T15 |
0 |
113278 |
0 |
0 |
T16 |
0 |
1978 |
0 |
0 |
T34 |
0 |
94245 |
0 |
0 |
T37 |
0 |
20710 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
24450904 |
0 |
0 |
T1 |
996986 |
102051 |
0 |
0 |
T3 |
155339 |
12152 |
0 |
0 |
T4 |
366165 |
14021 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
90815 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
8820 |
0 |
0 |
T12 |
0 |
63992 |
0 |
0 |
T15 |
0 |
120120 |
0 |
0 |
T16 |
0 |
2102 |
0 |
0 |
T34 |
0 |
99004 |
0 |
0 |
T37 |
0 |
21597 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
126421322 |
0 |
0 |
T1 |
996986 |
718154 |
0 |
0 |
T3 |
155339 |
154914 |
0 |
0 |
T4 |
366165 |
363551 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
2128 |
0 |
0 |
T8 |
501004 |
475997 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
9124 |
0 |
0 |
T12 |
0 |
84408 |
0 |
0 |
T13 |
0 |
116060 |
0 |
0 |
T15 |
0 |
722273 |
0 |
0 |
T16 |
0 |
50344 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
126421322 |
0 |
0 |
T1 |
996986 |
718154 |
0 |
0 |
T3 |
155339 |
154914 |
0 |
0 |
T4 |
366165 |
363551 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
2128 |
0 |
0 |
T8 |
501004 |
475997 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
9124 |
0 |
0 |
T12 |
0 |
84408 |
0 |
0 |
T13 |
0 |
116060 |
0 |
0 |
T15 |
0 |
722273 |
0 |
0 |
T16 |
0 |
50344 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
126421322 |
0 |
0 |
T1 |
996986 |
718154 |
0 |
0 |
T3 |
155339 |
154914 |
0 |
0 |
T4 |
366165 |
363551 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
2128 |
0 |
0 |
T8 |
501004 |
475997 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
9124 |
0 |
0 |
T12 |
0 |
84408 |
0 |
0 |
T13 |
0 |
116060 |
0 |
0 |
T15 |
0 |
722273 |
0 |
0 |
T16 |
0 |
50344 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
24450904 |
0 |
0 |
T1 |
996986 |
102051 |
0 |
0 |
T3 |
155339 |
12152 |
0 |
0 |
T4 |
366165 |
14021 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
90815 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
8820 |
0 |
0 |
T12 |
0 |
63992 |
0 |
0 |
T15 |
0 |
120120 |
0 |
0 |
T16 |
0 |
2102 |
0 |
0 |
T34 |
0 |
99004 |
0 |
0 |
T37 |
0 |
21597 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
126421322 |
0 |
0 |
T1 |
996986 |
718154 |
0 |
0 |
T3 |
155339 |
154914 |
0 |
0 |
T4 |
366165 |
363551 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
2128 |
0 |
0 |
T8 |
501004 |
475997 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
9124 |
0 |
0 |
T12 |
0 |
84408 |
0 |
0 |
T13 |
0 |
116060 |
0 |
0 |
T15 |
0 |
722273 |
0 |
0 |
T16 |
0 |
50344 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
126421322 |
0 |
0 |
T1 |
996986 |
718154 |
0 |
0 |
T3 |
155339 |
154914 |
0 |
0 |
T4 |
366165 |
363551 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
2128 |
0 |
0 |
T8 |
501004 |
475997 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
9124 |
0 |
0 |
T12 |
0 |
84408 |
0 |
0 |
T13 |
0 |
116060 |
0 |
0 |
T15 |
0 |
722273 |
0 |
0 |
T16 |
0 |
50344 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
126421322 |
0 |
0 |
T1 |
996986 |
718154 |
0 |
0 |
T3 |
155339 |
154914 |
0 |
0 |
T4 |
366165 |
363551 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
2128 |
0 |
0 |
T8 |
501004 |
475997 |
0 |
0 |
T9 |
3342 |
0 |
0 |
0 |
T10 |
76599 |
0 |
0 |
0 |
T11 |
9124 |
9124 |
0 |
0 |
T12 |
0 |
84408 |
0 |
0 |
T13 |
0 |
116060 |
0 |
0 |
T15 |
0 |
722273 |
0 |
0 |
T16 |
0 |
50344 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T8,T9 |
1 | 0 | 1 | Covered | T1,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T8,T9 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
5535894 |
0 |
0 |
T1 |
996986 |
62769 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
12532 |
0 |
0 |
T9 |
3342 |
975 |
0 |
0 |
T10 |
76599 |
25449 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T24 |
0 |
49016 |
0 |
0 |
T25 |
0 |
10557 |
0 |
0 |
T45 |
0 |
52096 |
0 |
0 |
T46 |
0 |
1067 |
0 |
0 |
T47 |
0 |
526 |
0 |
0 |
T48 |
0 |
20202 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
26851103 |
0 |
0 |
T1 |
996986 |
260944 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
64104 |
0 |
0 |
T6 |
936 |
936 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
22008 |
0 |
0 |
T9 |
3342 |
3232 |
0 |
0 |
T10 |
76599 |
72960 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T23 |
0 |
1008 |
0 |
0 |
T24 |
0 |
141552 |
0 |
0 |
T25 |
0 |
25368 |
0 |
0 |
T26 |
0 |
43720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
26851103 |
0 |
0 |
T1 |
996986 |
260944 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
64104 |
0 |
0 |
T6 |
936 |
936 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
22008 |
0 |
0 |
T9 |
3342 |
3232 |
0 |
0 |
T10 |
76599 |
72960 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T23 |
0 |
1008 |
0 |
0 |
T24 |
0 |
141552 |
0 |
0 |
T25 |
0 |
25368 |
0 |
0 |
T26 |
0 |
43720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
26851103 |
0 |
0 |
T1 |
996986 |
260944 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
64104 |
0 |
0 |
T6 |
936 |
936 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
22008 |
0 |
0 |
T9 |
3342 |
3232 |
0 |
0 |
T10 |
76599 |
72960 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T23 |
0 |
1008 |
0 |
0 |
T24 |
0 |
141552 |
0 |
0 |
T25 |
0 |
25368 |
0 |
0 |
T26 |
0 |
43720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
5535894 |
0 |
0 |
T1 |
996986 |
62769 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
12532 |
0 |
0 |
T9 |
3342 |
975 |
0 |
0 |
T10 |
76599 |
25449 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T24 |
0 |
49016 |
0 |
0 |
T25 |
0 |
10557 |
0 |
0 |
T45 |
0 |
52096 |
0 |
0 |
T46 |
0 |
1067 |
0 |
0 |
T47 |
0 |
526 |
0 |
0 |
T48 |
0 |
20202 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T8,T9 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
177906 |
0 |
0 |
T1 |
996986 |
2023 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
398 |
0 |
0 |
T9 |
3342 |
31 |
0 |
0 |
T10 |
76599 |
820 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T24 |
0 |
1566 |
0 |
0 |
T25 |
0 |
338 |
0 |
0 |
T45 |
0 |
1676 |
0 |
0 |
T46 |
0 |
34 |
0 |
0 |
T47 |
0 |
17 |
0 |
0 |
T48 |
0 |
646 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
26851103 |
0 |
0 |
T1 |
996986 |
260944 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
64104 |
0 |
0 |
T6 |
936 |
936 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
22008 |
0 |
0 |
T9 |
3342 |
3232 |
0 |
0 |
T10 |
76599 |
72960 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T23 |
0 |
1008 |
0 |
0 |
T24 |
0 |
141552 |
0 |
0 |
T25 |
0 |
25368 |
0 |
0 |
T26 |
0 |
43720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
26851103 |
0 |
0 |
T1 |
996986 |
260944 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
64104 |
0 |
0 |
T6 |
936 |
936 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
22008 |
0 |
0 |
T9 |
3342 |
3232 |
0 |
0 |
T10 |
76599 |
72960 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T23 |
0 |
1008 |
0 |
0 |
T24 |
0 |
141552 |
0 |
0 |
T25 |
0 |
25368 |
0 |
0 |
T26 |
0 |
43720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
26851103 |
0 |
0 |
T1 |
996986 |
260944 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
64104 |
0 |
0 |
T6 |
936 |
936 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
22008 |
0 |
0 |
T9 |
3342 |
3232 |
0 |
0 |
T10 |
76599 |
72960 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T23 |
0 |
1008 |
0 |
0 |
T24 |
0 |
141552 |
0 |
0 |
T25 |
0 |
25368 |
0 |
0 |
T26 |
0 |
43720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154634237 |
177906 |
0 |
0 |
T1 |
996986 |
2023 |
0 |
0 |
T3 |
155339 |
0 |
0 |
0 |
T4 |
366165 |
0 |
0 |
0 |
T5 |
68110 |
0 |
0 |
0 |
T6 |
936 |
0 |
0 |
0 |
T7 |
2128 |
0 |
0 |
0 |
T8 |
501004 |
398 |
0 |
0 |
T9 |
3342 |
31 |
0 |
0 |
T10 |
76599 |
820 |
0 |
0 |
T11 |
9124 |
0 |
0 |
0 |
T24 |
0 |
1566 |
0 |
0 |
T25 |
0 |
338 |
0 |
0 |
T45 |
0 |
1676 |
0 |
0 |
T46 |
0 |
34 |
0 |
0 |
T47 |
0 |
17 |
0 |
0 |
T48 |
0 |
646 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
3412401 |
0 |
0 |
T1 |
251416 |
17472 |
0 |
0 |
T2 |
3319 |
836 |
0 |
0 |
T3 |
124381 |
832 |
0 |
0 |
T4 |
113057 |
7654 |
0 |
0 |
T5 |
64540 |
0 |
0 |
0 |
T6 |
9426 |
0 |
0 |
0 |
T7 |
18136 |
832 |
0 |
0 |
T8 |
354421 |
13977 |
0 |
0 |
T9 |
3444 |
0 |
0 |
0 |
T10 |
333892 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
3690 |
0 |
0 |
T15 |
0 |
25840 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
458166628 |
0 |
0 |
T1 |
251416 |
251383 |
0 |
0 |
T2 |
3319 |
3246 |
0 |
0 |
T3 |
124381 |
124376 |
0 |
0 |
T4 |
113057 |
113048 |
0 |
0 |
T5 |
64540 |
64441 |
0 |
0 |
T6 |
9426 |
9329 |
0 |
0 |
T7 |
18136 |
18086 |
0 |
0 |
T8 |
354421 |
354415 |
0 |
0 |
T9 |
3444 |
3373 |
0 |
0 |
T10 |
333892 |
333814 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
458166628 |
0 |
0 |
T1 |
251416 |
251383 |
0 |
0 |
T2 |
3319 |
3246 |
0 |
0 |
T3 |
124381 |
124376 |
0 |
0 |
T4 |
113057 |
113048 |
0 |
0 |
T5 |
64540 |
64441 |
0 |
0 |
T6 |
9426 |
9329 |
0 |
0 |
T7 |
18136 |
18086 |
0 |
0 |
T8 |
354421 |
354415 |
0 |
0 |
T9 |
3444 |
3373 |
0 |
0 |
T10 |
333892 |
333814 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
458166628 |
0 |
0 |
T1 |
251416 |
251383 |
0 |
0 |
T2 |
3319 |
3246 |
0 |
0 |
T3 |
124381 |
124376 |
0 |
0 |
T4 |
113057 |
113048 |
0 |
0 |
T5 |
64540 |
64441 |
0 |
0 |
T6 |
9426 |
9329 |
0 |
0 |
T7 |
18136 |
18086 |
0 |
0 |
T8 |
354421 |
354415 |
0 |
0 |
T9 |
3444 |
3373 |
0 |
0 |
T10 |
333892 |
333814 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
3412401 |
0 |
0 |
T1 |
251416 |
17472 |
0 |
0 |
T2 |
3319 |
836 |
0 |
0 |
T3 |
124381 |
832 |
0 |
0 |
T4 |
113057 |
7654 |
0 |
0 |
T5 |
64540 |
0 |
0 |
0 |
T6 |
9426 |
0 |
0 |
0 |
T7 |
18136 |
832 |
0 |
0 |
T8 |
354421 |
13977 |
0 |
0 |
T9 |
3444 |
0 |
0 |
0 |
T10 |
333892 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
3690 |
0 |
0 |
T15 |
0 |
25840 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
458166628 |
0 |
0 |
T1 |
251416 |
251383 |
0 |
0 |
T2 |
3319 |
3246 |
0 |
0 |
T3 |
124381 |
124376 |
0 |
0 |
T4 |
113057 |
113048 |
0 |
0 |
T5 |
64540 |
64441 |
0 |
0 |
T6 |
9426 |
9329 |
0 |
0 |
T7 |
18136 |
18086 |
0 |
0 |
T8 |
354421 |
354415 |
0 |
0 |
T9 |
3444 |
3373 |
0 |
0 |
T10 |
333892 |
333814 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
458166628 |
0 |
0 |
T1 |
251416 |
251383 |
0 |
0 |
T2 |
3319 |
3246 |
0 |
0 |
T3 |
124381 |
124376 |
0 |
0 |
T4 |
113057 |
113048 |
0 |
0 |
T5 |
64540 |
64441 |
0 |
0 |
T6 |
9426 |
9329 |
0 |
0 |
T7 |
18136 |
18086 |
0 |
0 |
T8 |
354421 |
354415 |
0 |
0 |
T9 |
3444 |
3373 |
0 |
0 |
T10 |
333892 |
333814 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
458166628 |
0 |
0 |
T1 |
251416 |
251383 |
0 |
0 |
T2 |
3319 |
3246 |
0 |
0 |
T3 |
124381 |
124376 |
0 |
0 |
T4 |
113057 |
113048 |
0 |
0 |
T5 |
64540 |
64441 |
0 |
0 |
T6 |
9426 |
9329 |
0 |
0 |
T7 |
18136 |
18086 |
0 |
0 |
T8 |
354421 |
354415 |
0 |
0 |
T9 |
3444 |
3373 |
0 |
0 |
T10 |
333892 |
333814 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458253092 |
0 |
0 |
0 |