Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T9 |
1 | 0 | Covered | T2,T4,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
24425959 |
0 |
0 |
T2 |
90286 |
20524 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
445 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
193535 |
0 |
0 |
T10 |
25772 |
24502 |
0 |
0 |
T11 |
692494 |
203195 |
0 |
0 |
T13 |
0 |
29553 |
0 |
0 |
T14 |
0 |
60844 |
0 |
0 |
T15 |
0 |
129991 |
0 |
0 |
T22 |
0 |
74 |
0 |
0 |
T24 |
0 |
23068 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
126652781 |
0 |
0 |
T2 |
90286 |
90286 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
25553 |
0 |
0 |
T5 |
190816 |
190816 |
0 |
0 |
T6 |
3266 |
2960 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
868383 |
0 |
0 |
T10 |
25772 |
25772 |
0 |
0 |
T11 |
692494 |
676217 |
0 |
0 |
T12 |
0 |
128 |
0 |
0 |
T13 |
0 |
268097 |
0 |
0 |
T14 |
0 |
488422 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
126652781 |
0 |
0 |
T2 |
90286 |
90286 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
25553 |
0 |
0 |
T5 |
190816 |
190816 |
0 |
0 |
T6 |
3266 |
2960 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
868383 |
0 |
0 |
T10 |
25772 |
25772 |
0 |
0 |
T11 |
692494 |
676217 |
0 |
0 |
T12 |
0 |
128 |
0 |
0 |
T13 |
0 |
268097 |
0 |
0 |
T14 |
0 |
488422 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
126652781 |
0 |
0 |
T2 |
90286 |
90286 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
25553 |
0 |
0 |
T5 |
190816 |
190816 |
0 |
0 |
T6 |
3266 |
2960 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
868383 |
0 |
0 |
T10 |
25772 |
25772 |
0 |
0 |
T11 |
692494 |
676217 |
0 |
0 |
T12 |
0 |
128 |
0 |
0 |
T13 |
0 |
268097 |
0 |
0 |
T14 |
0 |
488422 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
24425959 |
0 |
0 |
T2 |
90286 |
20524 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
445 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
193535 |
0 |
0 |
T10 |
25772 |
24502 |
0 |
0 |
T11 |
692494 |
203195 |
0 |
0 |
T13 |
0 |
29553 |
0 |
0 |
T14 |
0 |
60844 |
0 |
0 |
T15 |
0 |
129991 |
0 |
0 |
T22 |
0 |
74 |
0 |
0 |
T24 |
0 |
23068 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Covered | T2,T4,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T9 |
1 | 0 | Covered | T2,T4,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
25669691 |
0 |
0 |
T2 |
90286 |
21886 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
473 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
204048 |
0 |
0 |
T10 |
25772 |
25476 |
0 |
0 |
T11 |
692494 |
213700 |
0 |
0 |
T13 |
0 |
30626 |
0 |
0 |
T14 |
0 |
62976 |
0 |
0 |
T15 |
0 |
136947 |
0 |
0 |
T22 |
0 |
72 |
0 |
0 |
T24 |
0 |
24758 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
126652781 |
0 |
0 |
T2 |
90286 |
90286 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
25553 |
0 |
0 |
T5 |
190816 |
190816 |
0 |
0 |
T6 |
3266 |
2960 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
868383 |
0 |
0 |
T10 |
25772 |
25772 |
0 |
0 |
T11 |
692494 |
676217 |
0 |
0 |
T12 |
0 |
128 |
0 |
0 |
T13 |
0 |
268097 |
0 |
0 |
T14 |
0 |
488422 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
126652781 |
0 |
0 |
T2 |
90286 |
90286 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
25553 |
0 |
0 |
T5 |
190816 |
190816 |
0 |
0 |
T6 |
3266 |
2960 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
868383 |
0 |
0 |
T10 |
25772 |
25772 |
0 |
0 |
T11 |
692494 |
676217 |
0 |
0 |
T12 |
0 |
128 |
0 |
0 |
T13 |
0 |
268097 |
0 |
0 |
T14 |
0 |
488422 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
126652781 |
0 |
0 |
T2 |
90286 |
90286 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
25553 |
0 |
0 |
T5 |
190816 |
190816 |
0 |
0 |
T6 |
3266 |
2960 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
868383 |
0 |
0 |
T10 |
25772 |
25772 |
0 |
0 |
T11 |
692494 |
676217 |
0 |
0 |
T12 |
0 |
128 |
0 |
0 |
T13 |
0 |
268097 |
0 |
0 |
T14 |
0 |
488422 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
25669691 |
0 |
0 |
T2 |
90286 |
21886 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
473 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
204048 |
0 |
0 |
T10 |
25772 |
25476 |
0 |
0 |
T11 |
692494 |
213700 |
0 |
0 |
T13 |
0 |
30626 |
0 |
0 |
T14 |
0 |
62976 |
0 |
0 |
T15 |
0 |
136947 |
0 |
0 |
T22 |
0 |
72 |
0 |
0 |
T24 |
0 |
24758 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
126652781 |
0 |
0 |
T2 |
90286 |
90286 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
25553 |
0 |
0 |
T5 |
190816 |
190816 |
0 |
0 |
T6 |
3266 |
2960 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
868383 |
0 |
0 |
T10 |
25772 |
25772 |
0 |
0 |
T11 |
692494 |
676217 |
0 |
0 |
T12 |
0 |
128 |
0 |
0 |
T13 |
0 |
268097 |
0 |
0 |
T14 |
0 |
488422 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
126652781 |
0 |
0 |
T2 |
90286 |
90286 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
25553 |
0 |
0 |
T5 |
190816 |
190816 |
0 |
0 |
T6 |
3266 |
2960 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
868383 |
0 |
0 |
T10 |
25772 |
25772 |
0 |
0 |
T11 |
692494 |
676217 |
0 |
0 |
T12 |
0 |
128 |
0 |
0 |
T13 |
0 |
268097 |
0 |
0 |
T14 |
0 |
488422 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
126652781 |
0 |
0 |
T2 |
90286 |
90286 |
0 |
0 |
T3 |
24496 |
0 |
0 |
0 |
T4 |
25553 |
25553 |
0 |
0 |
T5 |
190816 |
190816 |
0 |
0 |
T6 |
3266 |
2960 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
0 |
0 |
0 |
T9 |
118668 |
868383 |
0 |
0 |
T10 |
25772 |
25772 |
0 |
0 |
T11 |
692494 |
676217 |
0 |
0 |
T12 |
0 |
128 |
0 |
0 |
T13 |
0 |
268097 |
0 |
0 |
T14 |
0 |
488422 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T8,T9 |
1 | 0 | 1 | Covered | T3,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T9 |
1 | 0 | Covered | T3,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
Covered |
T1,T3,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
6230621 |
0 |
0 |
T3 |
24496 |
5871 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
1277 |
0 |
0 |
T9 |
118668 |
33590 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
692494 |
4904 |
0 |
0 |
T12 |
1111 |
0 |
0 |
0 |
T13 |
0 |
36340 |
0 |
0 |
T14 |
0 |
33296 |
0 |
0 |
T15 |
0 |
15894 |
0 |
0 |
T16 |
0 |
9569 |
0 |
0 |
T28 |
0 |
43425 |
0 |
0 |
T44 |
0 |
45641 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
30117848 |
0 |
0 |
T1 |
432 |
432 |
0 |
0 |
T2 |
90286 |
0 |
0 |
0 |
T3 |
24496 |
24056 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
24048 |
0 |
0 |
T8 |
2253 |
1768 |
0 |
0 |
T9 |
118668 |
306144 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
0 |
13096 |
0 |
0 |
T13 |
0 |
403728 |
0 |
0 |
T14 |
0 |
353488 |
0 |
0 |
T15 |
0 |
59848 |
0 |
0 |
T28 |
0 |
93824 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
30117848 |
0 |
0 |
T1 |
432 |
432 |
0 |
0 |
T2 |
90286 |
0 |
0 |
0 |
T3 |
24496 |
24056 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
24048 |
0 |
0 |
T8 |
2253 |
1768 |
0 |
0 |
T9 |
118668 |
306144 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
0 |
13096 |
0 |
0 |
T13 |
0 |
403728 |
0 |
0 |
T14 |
0 |
353488 |
0 |
0 |
T15 |
0 |
59848 |
0 |
0 |
T28 |
0 |
93824 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
30117848 |
0 |
0 |
T1 |
432 |
432 |
0 |
0 |
T2 |
90286 |
0 |
0 |
0 |
T3 |
24496 |
24056 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
24048 |
0 |
0 |
T8 |
2253 |
1768 |
0 |
0 |
T9 |
118668 |
306144 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
0 |
13096 |
0 |
0 |
T13 |
0 |
403728 |
0 |
0 |
T14 |
0 |
353488 |
0 |
0 |
T15 |
0 |
59848 |
0 |
0 |
T28 |
0 |
93824 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
6230621 |
0 |
0 |
T3 |
24496 |
5871 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
1277 |
0 |
0 |
T9 |
118668 |
33590 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
692494 |
4904 |
0 |
0 |
T12 |
1111 |
0 |
0 |
0 |
T13 |
0 |
36340 |
0 |
0 |
T14 |
0 |
33296 |
0 |
0 |
T15 |
0 |
15894 |
0 |
0 |
T16 |
0 |
9569 |
0 |
0 |
T28 |
0 |
43425 |
0 |
0 |
T44 |
0 |
45641 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
Covered |
T1,T3,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
200339 |
0 |
0 |
T3 |
24496 |
189 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
42 |
0 |
0 |
T9 |
118668 |
1080 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
692494 |
159 |
0 |
0 |
T12 |
1111 |
0 |
0 |
0 |
T13 |
0 |
1168 |
0 |
0 |
T14 |
0 |
1067 |
0 |
0 |
T15 |
0 |
508 |
0 |
0 |
T16 |
0 |
306 |
0 |
0 |
T28 |
0 |
1392 |
0 |
0 |
T44 |
0 |
1459 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
30117848 |
0 |
0 |
T1 |
432 |
432 |
0 |
0 |
T2 |
90286 |
0 |
0 |
0 |
T3 |
24496 |
24056 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
24048 |
0 |
0 |
T8 |
2253 |
1768 |
0 |
0 |
T9 |
118668 |
306144 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
0 |
13096 |
0 |
0 |
T13 |
0 |
403728 |
0 |
0 |
T14 |
0 |
353488 |
0 |
0 |
T15 |
0 |
59848 |
0 |
0 |
T28 |
0 |
93824 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
30117848 |
0 |
0 |
T1 |
432 |
432 |
0 |
0 |
T2 |
90286 |
0 |
0 |
0 |
T3 |
24496 |
24056 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
24048 |
0 |
0 |
T8 |
2253 |
1768 |
0 |
0 |
T9 |
118668 |
306144 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
0 |
13096 |
0 |
0 |
T13 |
0 |
403728 |
0 |
0 |
T14 |
0 |
353488 |
0 |
0 |
T15 |
0 |
59848 |
0 |
0 |
T28 |
0 |
93824 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
30117848 |
0 |
0 |
T1 |
432 |
432 |
0 |
0 |
T2 |
90286 |
0 |
0 |
0 |
T3 |
24496 |
24056 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
24048 |
0 |
0 |
T8 |
2253 |
1768 |
0 |
0 |
T9 |
118668 |
306144 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
0 |
13096 |
0 |
0 |
T13 |
0 |
403728 |
0 |
0 |
T14 |
0 |
353488 |
0 |
0 |
T15 |
0 |
59848 |
0 |
0 |
T28 |
0 |
93824 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158171753 |
200339 |
0 |
0 |
T3 |
24496 |
189 |
0 |
0 |
T4 |
25553 |
0 |
0 |
0 |
T5 |
190816 |
0 |
0 |
0 |
T6 |
3266 |
0 |
0 |
0 |
T7 |
26507 |
0 |
0 |
0 |
T8 |
2253 |
42 |
0 |
0 |
T9 |
118668 |
1080 |
0 |
0 |
T10 |
25772 |
0 |
0 |
0 |
T11 |
692494 |
159 |
0 |
0 |
T12 |
1111 |
0 |
0 |
0 |
T13 |
0 |
1168 |
0 |
0 |
T14 |
0 |
1067 |
0 |
0 |
T15 |
0 |
508 |
0 |
0 |
T16 |
0 |
306 |
0 |
0 |
T28 |
0 |
1392 |
0 |
0 |
T44 |
0 |
1459 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
3209708 |
0 |
0 |
T2 |
37724 |
832 |
0 |
0 |
T3 |
27645 |
0 |
0 |
0 |
T4 |
54209 |
832 |
0 |
0 |
T5 |
198336 |
832 |
0 |
0 |
T6 |
18861 |
832 |
0 |
0 |
T7 |
33783 |
0 |
0 |
0 |
T8 |
11473 |
0 |
0 |
0 |
T9 |
434100 |
17971 |
0 |
0 |
T10 |
12286 |
834 |
0 |
0 |
T11 |
557878 |
20683 |
0 |
0 |
T12 |
0 |
837 |
0 |
0 |
T13 |
0 |
8320 |
0 |
0 |
T14 |
0 |
17608 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
426289326 |
0 |
0 |
T1 |
2317 |
2251 |
0 |
0 |
T2 |
37724 |
37633 |
0 |
0 |
T3 |
27645 |
27582 |
0 |
0 |
T4 |
54209 |
54125 |
0 |
0 |
T5 |
198336 |
198286 |
0 |
0 |
T6 |
18861 |
18776 |
0 |
0 |
T7 |
33783 |
33694 |
0 |
0 |
T8 |
11473 |
11393 |
0 |
0 |
T9 |
434100 |
434003 |
0 |
0 |
T10 |
12286 |
12221 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
426289326 |
0 |
0 |
T1 |
2317 |
2251 |
0 |
0 |
T2 |
37724 |
37633 |
0 |
0 |
T3 |
27645 |
27582 |
0 |
0 |
T4 |
54209 |
54125 |
0 |
0 |
T5 |
198336 |
198286 |
0 |
0 |
T6 |
18861 |
18776 |
0 |
0 |
T7 |
33783 |
33694 |
0 |
0 |
T8 |
11473 |
11393 |
0 |
0 |
T9 |
434100 |
434003 |
0 |
0 |
T10 |
12286 |
12221 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
426289326 |
0 |
0 |
T1 |
2317 |
2251 |
0 |
0 |
T2 |
37724 |
37633 |
0 |
0 |
T3 |
27645 |
27582 |
0 |
0 |
T4 |
54209 |
54125 |
0 |
0 |
T5 |
198336 |
198286 |
0 |
0 |
T6 |
18861 |
18776 |
0 |
0 |
T7 |
33783 |
33694 |
0 |
0 |
T8 |
11473 |
11393 |
0 |
0 |
T9 |
434100 |
434003 |
0 |
0 |
T10 |
12286 |
12221 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
3209708 |
0 |
0 |
T2 |
37724 |
832 |
0 |
0 |
T3 |
27645 |
0 |
0 |
0 |
T4 |
54209 |
832 |
0 |
0 |
T5 |
198336 |
832 |
0 |
0 |
T6 |
18861 |
832 |
0 |
0 |
T7 |
33783 |
0 |
0 |
0 |
T8 |
11473 |
0 |
0 |
0 |
T9 |
434100 |
17971 |
0 |
0 |
T10 |
12286 |
834 |
0 |
0 |
T11 |
557878 |
20683 |
0 |
0 |
T12 |
0 |
837 |
0 |
0 |
T13 |
0 |
8320 |
0 |
0 |
T14 |
0 |
17608 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
426289326 |
0 |
0 |
T1 |
2317 |
2251 |
0 |
0 |
T2 |
37724 |
37633 |
0 |
0 |
T3 |
27645 |
27582 |
0 |
0 |
T4 |
54209 |
54125 |
0 |
0 |
T5 |
198336 |
198286 |
0 |
0 |
T6 |
18861 |
18776 |
0 |
0 |
T7 |
33783 |
33694 |
0 |
0 |
T8 |
11473 |
11393 |
0 |
0 |
T9 |
434100 |
434003 |
0 |
0 |
T10 |
12286 |
12221 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
426289326 |
0 |
0 |
T1 |
2317 |
2251 |
0 |
0 |
T2 |
37724 |
37633 |
0 |
0 |
T3 |
27645 |
27582 |
0 |
0 |
T4 |
54209 |
54125 |
0 |
0 |
T5 |
198336 |
198286 |
0 |
0 |
T6 |
18861 |
18776 |
0 |
0 |
T7 |
33783 |
33694 |
0 |
0 |
T8 |
11473 |
11393 |
0 |
0 |
T9 |
434100 |
434003 |
0 |
0 |
T10 |
12286 |
12221 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
426289326 |
0 |
0 |
T1 |
2317 |
2251 |
0 |
0 |
T2 |
37724 |
37633 |
0 |
0 |
T3 |
27645 |
27582 |
0 |
0 |
T4 |
54209 |
54125 |
0 |
0 |
T5 |
198336 |
198286 |
0 |
0 |
T6 |
18861 |
18776 |
0 |
0 |
T7 |
33783 |
33694 |
0 |
0 |
T8 |
11473 |
11393 |
0 |
0 |
T9 |
434100 |
434003 |
0 |
0 |
T10 |
12286 |
12221 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426378330 |
0 |
0 |
0 |