Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
20756541 |
0 |
0 |
T1 |
497600 |
74808 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
32735 |
0 |
0 |
T6 |
881672 |
188217 |
0 |
0 |
T7 |
56975 |
10898 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
20 |
0 |
0 |
T10 |
109617 |
9884 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T13 |
0 |
8388 |
0 |
0 |
T14 |
0 |
21062 |
0 |
0 |
T16 |
0 |
13320 |
0 |
0 |
T25 |
0 |
246219 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
111388448 |
0 |
0 |
T1 |
497600 |
495149 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
157120 |
0 |
0 |
T6 |
881672 |
878711 |
0 |
0 |
T7 |
56975 |
56252 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
256 |
0 |
0 |
T10 |
109617 |
109256 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T12 |
0 |
74596 |
0 |
0 |
T13 |
0 |
98694 |
0 |
0 |
T14 |
0 |
43142 |
0 |
0 |
T16 |
0 |
14494 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
111388448 |
0 |
0 |
T1 |
497600 |
495149 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
157120 |
0 |
0 |
T6 |
881672 |
878711 |
0 |
0 |
T7 |
56975 |
56252 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
256 |
0 |
0 |
T10 |
109617 |
109256 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T12 |
0 |
74596 |
0 |
0 |
T13 |
0 |
98694 |
0 |
0 |
T14 |
0 |
43142 |
0 |
0 |
T16 |
0 |
14494 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
111388448 |
0 |
0 |
T1 |
497600 |
495149 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
157120 |
0 |
0 |
T6 |
881672 |
878711 |
0 |
0 |
T7 |
56975 |
56252 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
256 |
0 |
0 |
T10 |
109617 |
109256 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T12 |
0 |
74596 |
0 |
0 |
T13 |
0 |
98694 |
0 |
0 |
T14 |
0 |
43142 |
0 |
0 |
T16 |
0 |
14494 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
20756541 |
0 |
0 |
T1 |
497600 |
74808 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
32735 |
0 |
0 |
T6 |
881672 |
188217 |
0 |
0 |
T7 |
56975 |
10898 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
20 |
0 |
0 |
T10 |
109617 |
9884 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T13 |
0 |
8388 |
0 |
0 |
T14 |
0 |
21062 |
0 |
0 |
T16 |
0 |
13320 |
0 |
0 |
T25 |
0 |
246219 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Covered | T1,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
21816803 |
0 |
0 |
T1 |
497600 |
77524 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
33776 |
0 |
0 |
T6 |
881672 |
198417 |
0 |
0 |
T7 |
56975 |
12436 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
16 |
0 |
0 |
T10 |
109617 |
10260 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T13 |
0 |
9568 |
0 |
0 |
T14 |
0 |
22320 |
0 |
0 |
T16 |
0 |
14198 |
0 |
0 |
T25 |
0 |
257113 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
111388448 |
0 |
0 |
T1 |
497600 |
495149 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
157120 |
0 |
0 |
T6 |
881672 |
878711 |
0 |
0 |
T7 |
56975 |
56252 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
256 |
0 |
0 |
T10 |
109617 |
109256 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T12 |
0 |
74596 |
0 |
0 |
T13 |
0 |
98694 |
0 |
0 |
T14 |
0 |
43142 |
0 |
0 |
T16 |
0 |
14494 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
111388448 |
0 |
0 |
T1 |
497600 |
495149 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
157120 |
0 |
0 |
T6 |
881672 |
878711 |
0 |
0 |
T7 |
56975 |
56252 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
256 |
0 |
0 |
T10 |
109617 |
109256 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T12 |
0 |
74596 |
0 |
0 |
T13 |
0 |
98694 |
0 |
0 |
T14 |
0 |
43142 |
0 |
0 |
T16 |
0 |
14494 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
111388448 |
0 |
0 |
T1 |
497600 |
495149 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
157120 |
0 |
0 |
T6 |
881672 |
878711 |
0 |
0 |
T7 |
56975 |
56252 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
256 |
0 |
0 |
T10 |
109617 |
109256 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T12 |
0 |
74596 |
0 |
0 |
T13 |
0 |
98694 |
0 |
0 |
T14 |
0 |
43142 |
0 |
0 |
T16 |
0 |
14494 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
21816803 |
0 |
0 |
T1 |
497600 |
77524 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
33776 |
0 |
0 |
T6 |
881672 |
198417 |
0 |
0 |
T7 |
56975 |
12436 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
16 |
0 |
0 |
T10 |
109617 |
10260 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T13 |
0 |
9568 |
0 |
0 |
T14 |
0 |
22320 |
0 |
0 |
T16 |
0 |
14198 |
0 |
0 |
T25 |
0 |
257113 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
111388448 |
0 |
0 |
T1 |
497600 |
495149 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
157120 |
0 |
0 |
T6 |
881672 |
878711 |
0 |
0 |
T7 |
56975 |
56252 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
256 |
0 |
0 |
T10 |
109617 |
109256 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T12 |
0 |
74596 |
0 |
0 |
T13 |
0 |
98694 |
0 |
0 |
T14 |
0 |
43142 |
0 |
0 |
T16 |
0 |
14494 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
111388448 |
0 |
0 |
T1 |
497600 |
495149 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
157120 |
0 |
0 |
T6 |
881672 |
878711 |
0 |
0 |
T7 |
56975 |
56252 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
256 |
0 |
0 |
T10 |
109617 |
109256 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T12 |
0 |
74596 |
0 |
0 |
T13 |
0 |
98694 |
0 |
0 |
T14 |
0 |
43142 |
0 |
0 |
T16 |
0 |
14494 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
111388448 |
0 |
0 |
T1 |
497600 |
495149 |
0 |
0 |
T3 |
55198 |
0 |
0 |
0 |
T4 |
103711 |
0 |
0 |
0 |
T5 |
158492 |
157120 |
0 |
0 |
T6 |
881672 |
878711 |
0 |
0 |
T7 |
56975 |
56252 |
0 |
0 |
T8 |
102209 |
0 |
0 |
0 |
T9 |
256 |
256 |
0 |
0 |
T10 |
109617 |
109256 |
0 |
0 |
T11 |
3008 |
0 |
0 |
0 |
T12 |
0 |
74596 |
0 |
0 |
T13 |
0 |
98694 |
0 |
0 |
T14 |
0 |
43142 |
0 |
0 |
T16 |
0 |
14494 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T25,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T25,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T25,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T11,T25,T26 |
1 | 0 | 1 | Covered | T11,T25,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T25,T26 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T25,T26 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T25,T26 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T25,T26 |
1 | 0 | Covered | T11,T25,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T25,T26 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T8 |
0 |
0 |
Covered |
T3,T4,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T25,T26 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
5331016 |
0 |
0 |
T11 |
3008 |
579 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T13 |
98906 |
0 |
0 |
0 |
T14 |
43142 |
0 |
0 |
0 |
T16 |
14494 |
0 |
0 |
0 |
T17 |
813238 |
28843 |
0 |
0 |
T18 |
0 |
38764 |
0 |
0 |
T25 |
951822 |
35604 |
0 |
0 |
T26 |
194490 |
15629 |
0 |
0 |
T27 |
768 |
503 |
0 |
0 |
T28 |
151413 |
55213 |
0 |
0 |
T40 |
0 |
8801 |
0 |
0 |
T52 |
0 |
54365 |
0 |
0 |
T53 |
0 |
178 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
26270857 |
0 |
0 |
T3 |
55198 |
50800 |
0 |
0 |
T4 |
103711 |
100088 |
0 |
0 |
T5 |
158492 |
0 |
0 |
0 |
T6 |
881672 |
0 |
0 |
0 |
T7 |
56975 |
0 |
0 |
0 |
T8 |
102209 |
98248 |
0 |
0 |
T9 |
256 |
0 |
0 |
0 |
T10 |
109617 |
0 |
0 |
0 |
T11 |
3008 |
3008 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T17 |
0 |
57448 |
0 |
0 |
T25 |
0 |
103864 |
0 |
0 |
T26 |
0 |
77952 |
0 |
0 |
T27 |
0 |
768 |
0 |
0 |
T28 |
0 |
143376 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
26270857 |
0 |
0 |
T3 |
55198 |
50800 |
0 |
0 |
T4 |
103711 |
100088 |
0 |
0 |
T5 |
158492 |
0 |
0 |
0 |
T6 |
881672 |
0 |
0 |
0 |
T7 |
56975 |
0 |
0 |
0 |
T8 |
102209 |
98248 |
0 |
0 |
T9 |
256 |
0 |
0 |
0 |
T10 |
109617 |
0 |
0 |
0 |
T11 |
3008 |
3008 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T17 |
0 |
57448 |
0 |
0 |
T25 |
0 |
103864 |
0 |
0 |
T26 |
0 |
77952 |
0 |
0 |
T27 |
0 |
768 |
0 |
0 |
T28 |
0 |
143376 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
26270857 |
0 |
0 |
T3 |
55198 |
50800 |
0 |
0 |
T4 |
103711 |
100088 |
0 |
0 |
T5 |
158492 |
0 |
0 |
0 |
T6 |
881672 |
0 |
0 |
0 |
T7 |
56975 |
0 |
0 |
0 |
T8 |
102209 |
98248 |
0 |
0 |
T9 |
256 |
0 |
0 |
0 |
T10 |
109617 |
0 |
0 |
0 |
T11 |
3008 |
3008 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T17 |
0 |
57448 |
0 |
0 |
T25 |
0 |
103864 |
0 |
0 |
T26 |
0 |
77952 |
0 |
0 |
T27 |
0 |
768 |
0 |
0 |
T28 |
0 |
143376 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
5331016 |
0 |
0 |
T11 |
3008 |
579 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T13 |
98906 |
0 |
0 |
0 |
T14 |
43142 |
0 |
0 |
0 |
T16 |
14494 |
0 |
0 |
0 |
T17 |
813238 |
28843 |
0 |
0 |
T18 |
0 |
38764 |
0 |
0 |
T25 |
951822 |
35604 |
0 |
0 |
T26 |
194490 |
15629 |
0 |
0 |
T27 |
768 |
503 |
0 |
0 |
T28 |
151413 |
55213 |
0 |
0 |
T40 |
0 |
8801 |
0 |
0 |
T52 |
0 |
54365 |
0 |
0 |
T53 |
0 |
178 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T25,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T25,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T25,T26 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T11,T25,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T25,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T8 |
0 |
0 |
Covered |
T3,T4,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T25,T26 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
171362 |
0 |
0 |
T11 |
3008 |
18 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T13 |
98906 |
0 |
0 |
0 |
T14 |
43142 |
0 |
0 |
0 |
T16 |
14494 |
0 |
0 |
0 |
T17 |
813238 |
927 |
0 |
0 |
T18 |
0 |
1250 |
0 |
0 |
T25 |
951822 |
1146 |
0 |
0 |
T26 |
194490 |
504 |
0 |
0 |
T27 |
768 |
16 |
0 |
0 |
T28 |
151413 |
1781 |
0 |
0 |
T40 |
0 |
282 |
0 |
0 |
T52 |
0 |
1747 |
0 |
0 |
T53 |
0 |
6 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
26270857 |
0 |
0 |
T3 |
55198 |
50800 |
0 |
0 |
T4 |
103711 |
100088 |
0 |
0 |
T5 |
158492 |
0 |
0 |
0 |
T6 |
881672 |
0 |
0 |
0 |
T7 |
56975 |
0 |
0 |
0 |
T8 |
102209 |
98248 |
0 |
0 |
T9 |
256 |
0 |
0 |
0 |
T10 |
109617 |
0 |
0 |
0 |
T11 |
3008 |
3008 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T17 |
0 |
57448 |
0 |
0 |
T25 |
0 |
103864 |
0 |
0 |
T26 |
0 |
77952 |
0 |
0 |
T27 |
0 |
768 |
0 |
0 |
T28 |
0 |
143376 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
26270857 |
0 |
0 |
T3 |
55198 |
50800 |
0 |
0 |
T4 |
103711 |
100088 |
0 |
0 |
T5 |
158492 |
0 |
0 |
0 |
T6 |
881672 |
0 |
0 |
0 |
T7 |
56975 |
0 |
0 |
0 |
T8 |
102209 |
98248 |
0 |
0 |
T9 |
256 |
0 |
0 |
0 |
T10 |
109617 |
0 |
0 |
0 |
T11 |
3008 |
3008 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T17 |
0 |
57448 |
0 |
0 |
T25 |
0 |
103864 |
0 |
0 |
T26 |
0 |
77952 |
0 |
0 |
T27 |
0 |
768 |
0 |
0 |
T28 |
0 |
143376 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
26270857 |
0 |
0 |
T3 |
55198 |
50800 |
0 |
0 |
T4 |
103711 |
100088 |
0 |
0 |
T5 |
158492 |
0 |
0 |
0 |
T6 |
881672 |
0 |
0 |
0 |
T7 |
56975 |
0 |
0 |
0 |
T8 |
102209 |
98248 |
0 |
0 |
T9 |
256 |
0 |
0 |
0 |
T10 |
109617 |
0 |
0 |
0 |
T11 |
3008 |
3008 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T17 |
0 |
57448 |
0 |
0 |
T25 |
0 |
103864 |
0 |
0 |
T26 |
0 |
77952 |
0 |
0 |
T27 |
0 |
768 |
0 |
0 |
T28 |
0 |
143376 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138927465 |
171362 |
0 |
0 |
T11 |
3008 |
18 |
0 |
0 |
T12 |
74864 |
0 |
0 |
0 |
T13 |
98906 |
0 |
0 |
0 |
T14 |
43142 |
0 |
0 |
0 |
T16 |
14494 |
0 |
0 |
0 |
T17 |
813238 |
927 |
0 |
0 |
T18 |
0 |
1250 |
0 |
0 |
T25 |
951822 |
1146 |
0 |
0 |
T26 |
194490 |
504 |
0 |
0 |
T27 |
768 |
16 |
0 |
0 |
T28 |
151413 |
1781 |
0 |
0 |
T40 |
0 |
282 |
0 |
0 |
T52 |
0 |
1747 |
0 |
0 |
T53 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
2985687 |
0 |
0 |
T1 |
268092 |
31491 |
0 |
0 |
T2 |
876 |
0 |
0 |
0 |
T3 |
77513 |
0 |
0 |
0 |
T4 |
242990 |
0 |
0 |
0 |
T5 |
793485 |
832 |
0 |
0 |
T6 |
556922 |
26781 |
0 |
0 |
T7 |
19193 |
832 |
0 |
0 |
T8 |
835281 |
0 |
0 |
0 |
T9 |
5580 |
832 |
0 |
0 |
T10 |
448307 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
421344927 |
0 |
0 |
T1 |
268092 |
268040 |
0 |
0 |
T2 |
876 |
825 |
0 |
0 |
T3 |
77513 |
77456 |
0 |
0 |
T4 |
242990 |
242929 |
0 |
0 |
T5 |
793485 |
793386 |
0 |
0 |
T6 |
556922 |
556825 |
0 |
0 |
T7 |
19193 |
19102 |
0 |
0 |
T8 |
835281 |
835202 |
0 |
0 |
T9 |
5580 |
5480 |
0 |
0 |
T10 |
448307 |
448214 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
421344927 |
0 |
0 |
T1 |
268092 |
268040 |
0 |
0 |
T2 |
876 |
825 |
0 |
0 |
T3 |
77513 |
77456 |
0 |
0 |
T4 |
242990 |
242929 |
0 |
0 |
T5 |
793485 |
793386 |
0 |
0 |
T6 |
556922 |
556825 |
0 |
0 |
T7 |
19193 |
19102 |
0 |
0 |
T8 |
835281 |
835202 |
0 |
0 |
T9 |
5580 |
5480 |
0 |
0 |
T10 |
448307 |
448214 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
421344927 |
0 |
0 |
T1 |
268092 |
268040 |
0 |
0 |
T2 |
876 |
825 |
0 |
0 |
T3 |
77513 |
77456 |
0 |
0 |
T4 |
242990 |
242929 |
0 |
0 |
T5 |
793485 |
793386 |
0 |
0 |
T6 |
556922 |
556825 |
0 |
0 |
T7 |
19193 |
19102 |
0 |
0 |
T8 |
835281 |
835202 |
0 |
0 |
T9 |
5580 |
5480 |
0 |
0 |
T10 |
448307 |
448214 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
2985687 |
0 |
0 |
T1 |
268092 |
31491 |
0 |
0 |
T2 |
876 |
0 |
0 |
0 |
T3 |
77513 |
0 |
0 |
0 |
T4 |
242990 |
0 |
0 |
0 |
T5 |
793485 |
832 |
0 |
0 |
T6 |
556922 |
26781 |
0 |
0 |
T7 |
19193 |
832 |
0 |
0 |
T8 |
835281 |
0 |
0 |
0 |
T9 |
5580 |
832 |
0 |
0 |
T10 |
448307 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
421344927 |
0 |
0 |
T1 |
268092 |
268040 |
0 |
0 |
T2 |
876 |
825 |
0 |
0 |
T3 |
77513 |
77456 |
0 |
0 |
T4 |
242990 |
242929 |
0 |
0 |
T5 |
793485 |
793386 |
0 |
0 |
T6 |
556922 |
556825 |
0 |
0 |
T7 |
19193 |
19102 |
0 |
0 |
T8 |
835281 |
835202 |
0 |
0 |
T9 |
5580 |
5480 |
0 |
0 |
T10 |
448307 |
448214 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
421344927 |
0 |
0 |
T1 |
268092 |
268040 |
0 |
0 |
T2 |
876 |
825 |
0 |
0 |
T3 |
77513 |
77456 |
0 |
0 |
T4 |
242990 |
242929 |
0 |
0 |
T5 |
793485 |
793386 |
0 |
0 |
T6 |
556922 |
556825 |
0 |
0 |
T7 |
19193 |
19102 |
0 |
0 |
T8 |
835281 |
835202 |
0 |
0 |
T9 |
5580 |
5480 |
0 |
0 |
T10 |
448307 |
448214 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
421344927 |
0 |
0 |
T1 |
268092 |
268040 |
0 |
0 |
T2 |
876 |
825 |
0 |
0 |
T3 |
77513 |
77456 |
0 |
0 |
T4 |
242990 |
242929 |
0 |
0 |
T5 |
793485 |
793386 |
0 |
0 |
T6 |
556922 |
556825 |
0 |
0 |
T7 |
19193 |
19102 |
0 |
0 |
T8 |
835281 |
835202 |
0 |
0 |
T9 |
5580 |
5480 |
0 |
0 |
T10 |
448307 |
448214 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421433565 |
0 |
0 |
0 |