Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T8 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T5,T6 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T5,T6,T8 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T5,T6,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T5,T6,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T8 |
| 1 | 0 | Covered | T5,T6,T8 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T8 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T5,T6 |
| 0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T8 |
| 0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
22618395 |
0 |
0 |
| T5 |
898613 |
96191 |
0 |
0 |
| T6 |
44651 |
20174 |
0 |
0 |
| T8 |
192970 |
2627 |
0 |
0 |
| T9 |
140390 |
141889 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
38263 |
0 |
0 |
| T13 |
166036 |
10373 |
0 |
0 |
| T14 |
36572 |
9650 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
180051 |
0 |
0 |
| T44 |
0 |
63232 |
0 |
0 |
| T45 |
0 |
3860 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
121983103 |
0 |
0 |
| T1 |
240 |
128 |
0 |
0 |
| T5 |
898613 |
564513 |
0 |
0 |
| T6 |
44651 |
43796 |
0 |
0 |
| T8 |
192970 |
192596 |
0 |
0 |
| T9 |
140390 |
105150 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
478751 |
0 |
0 |
| T13 |
166036 |
45316 |
0 |
0 |
| T14 |
36572 |
36572 |
0 |
0 |
| T15 |
0 |
2128 |
0 |
0 |
| T16 |
0 |
80 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
121983103 |
0 |
0 |
| T1 |
240 |
128 |
0 |
0 |
| T5 |
898613 |
564513 |
0 |
0 |
| T6 |
44651 |
43796 |
0 |
0 |
| T8 |
192970 |
192596 |
0 |
0 |
| T9 |
140390 |
105150 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
478751 |
0 |
0 |
| T13 |
166036 |
45316 |
0 |
0 |
| T14 |
36572 |
36572 |
0 |
0 |
| T15 |
0 |
2128 |
0 |
0 |
| T16 |
0 |
80 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
121983103 |
0 |
0 |
| T1 |
240 |
128 |
0 |
0 |
| T5 |
898613 |
564513 |
0 |
0 |
| T6 |
44651 |
43796 |
0 |
0 |
| T8 |
192970 |
192596 |
0 |
0 |
| T9 |
140390 |
105150 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
478751 |
0 |
0 |
| T13 |
166036 |
45316 |
0 |
0 |
| T14 |
36572 |
36572 |
0 |
0 |
| T15 |
0 |
2128 |
0 |
0 |
| T16 |
0 |
80 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
22618395 |
0 |
0 |
| T5 |
898613 |
96191 |
0 |
0 |
| T6 |
44651 |
20174 |
0 |
0 |
| T8 |
192970 |
2627 |
0 |
0 |
| T9 |
140390 |
141889 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
38263 |
0 |
0 |
| T13 |
166036 |
10373 |
0 |
0 |
| T14 |
36572 |
9650 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
180051 |
0 |
0 |
| T44 |
0 |
63232 |
0 |
0 |
| T45 |
0 |
3860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T8 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T5,T6 |
| 1 | 0 | 1 | Covered | T5,T6,T8 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T5,T6,T8 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T5,T6,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T8 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T5,T6,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T8 |
| 1 | 0 | Covered | T5,T6,T8 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T8 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T5,T6 |
| 0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T8 |
| 0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
23779668 |
0 |
0 |
| T5 |
898613 |
101139 |
0 |
0 |
| T6 |
44651 |
21044 |
0 |
0 |
| T8 |
192970 |
2799 |
0 |
0 |
| T9 |
140390 |
149197 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
39520 |
0 |
0 |
| T13 |
166036 |
11684 |
0 |
0 |
| T14 |
36572 |
10278 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
188601 |
0 |
0 |
| T44 |
0 |
65264 |
0 |
0 |
| T45 |
0 |
4112 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
121983103 |
0 |
0 |
| T1 |
240 |
128 |
0 |
0 |
| T5 |
898613 |
564513 |
0 |
0 |
| T6 |
44651 |
43796 |
0 |
0 |
| T8 |
192970 |
192596 |
0 |
0 |
| T9 |
140390 |
105150 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
478751 |
0 |
0 |
| T13 |
166036 |
45316 |
0 |
0 |
| T14 |
36572 |
36572 |
0 |
0 |
| T15 |
0 |
2128 |
0 |
0 |
| T16 |
0 |
80 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
121983103 |
0 |
0 |
| T1 |
240 |
128 |
0 |
0 |
| T5 |
898613 |
564513 |
0 |
0 |
| T6 |
44651 |
43796 |
0 |
0 |
| T8 |
192970 |
192596 |
0 |
0 |
| T9 |
140390 |
105150 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
478751 |
0 |
0 |
| T13 |
166036 |
45316 |
0 |
0 |
| T14 |
36572 |
36572 |
0 |
0 |
| T15 |
0 |
2128 |
0 |
0 |
| T16 |
0 |
80 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
121983103 |
0 |
0 |
| T1 |
240 |
128 |
0 |
0 |
| T5 |
898613 |
564513 |
0 |
0 |
| T6 |
44651 |
43796 |
0 |
0 |
| T8 |
192970 |
192596 |
0 |
0 |
| T9 |
140390 |
105150 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
478751 |
0 |
0 |
| T13 |
166036 |
45316 |
0 |
0 |
| T14 |
36572 |
36572 |
0 |
0 |
| T15 |
0 |
2128 |
0 |
0 |
| T16 |
0 |
80 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
23779668 |
0 |
0 |
| T5 |
898613 |
101139 |
0 |
0 |
| T6 |
44651 |
21044 |
0 |
0 |
| T8 |
192970 |
2799 |
0 |
0 |
| T9 |
140390 |
149197 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
39520 |
0 |
0 |
| T13 |
166036 |
11684 |
0 |
0 |
| T14 |
36572 |
10278 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
188601 |
0 |
0 |
| T44 |
0 |
65264 |
0 |
0 |
| T45 |
0 |
4112 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T5,T6 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T5,T6 |
| 0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
121983103 |
0 |
0 |
| T1 |
240 |
128 |
0 |
0 |
| T5 |
898613 |
564513 |
0 |
0 |
| T6 |
44651 |
43796 |
0 |
0 |
| T8 |
192970 |
192596 |
0 |
0 |
| T9 |
140390 |
105150 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
478751 |
0 |
0 |
| T13 |
166036 |
45316 |
0 |
0 |
| T14 |
36572 |
36572 |
0 |
0 |
| T15 |
0 |
2128 |
0 |
0 |
| T16 |
0 |
80 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
121983103 |
0 |
0 |
| T1 |
240 |
128 |
0 |
0 |
| T5 |
898613 |
564513 |
0 |
0 |
| T6 |
44651 |
43796 |
0 |
0 |
| T8 |
192970 |
192596 |
0 |
0 |
| T9 |
140390 |
105150 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
478751 |
0 |
0 |
| T13 |
166036 |
45316 |
0 |
0 |
| T14 |
36572 |
36572 |
0 |
0 |
| T15 |
0 |
2128 |
0 |
0 |
| T16 |
0 |
80 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
121983103 |
0 |
0 |
| T1 |
240 |
128 |
0 |
0 |
| T5 |
898613 |
564513 |
0 |
0 |
| T6 |
44651 |
43796 |
0 |
0 |
| T8 |
192970 |
192596 |
0 |
0 |
| T9 |
140390 |
105150 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
478751 |
0 |
0 |
| T13 |
166036 |
45316 |
0 |
0 |
| T14 |
36572 |
36572 |
0 |
0 |
| T15 |
0 |
2128 |
0 |
0 |
| T16 |
0 |
80 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T9,T13 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T5,T9,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T9,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T9,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T5,T9,T13 |
| 1 | 0 | 1 | Covered | T5,T9,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T9,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T5,T9,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T5,T9,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T9,T13 |
| 1 | 0 | Covered | T5,T9,T13 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T9,T13 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T5,T9,T10 |
| 0 |
0 |
Covered |
T5,T9,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T9,T13 |
| 0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
5712839 |
0 |
0 |
| T5 |
898613 |
92666 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
59226 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
31182 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
42637 |
0 |
0 |
| T25 |
0 |
4663 |
0 |
0 |
| T26 |
0 |
37658 |
0 |
0 |
| T27 |
0 |
62766 |
0 |
0 |
| T28 |
0 |
681 |
0 |
0 |
| T51 |
0 |
18207 |
0 |
0 |
| T52 |
0 |
57951 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
27070701 |
0 |
0 |
| T5 |
898613 |
321656 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
340488 |
0 |
0 |
| T10 |
504 |
504 |
0 |
0 |
| T11 |
144 |
144 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
117408 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
373016 |
0 |
0 |
| T25 |
0 |
9688 |
0 |
0 |
| T26 |
0 |
186080 |
0 |
0 |
| T27 |
0 |
261944 |
0 |
0 |
| T28 |
0 |
1592 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
27070701 |
0 |
0 |
| T5 |
898613 |
321656 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
340488 |
0 |
0 |
| T10 |
504 |
504 |
0 |
0 |
| T11 |
144 |
144 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
117408 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
373016 |
0 |
0 |
| T25 |
0 |
9688 |
0 |
0 |
| T26 |
0 |
186080 |
0 |
0 |
| T27 |
0 |
261944 |
0 |
0 |
| T28 |
0 |
1592 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
27070701 |
0 |
0 |
| T5 |
898613 |
321656 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
340488 |
0 |
0 |
| T10 |
504 |
504 |
0 |
0 |
| T11 |
144 |
144 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
117408 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
373016 |
0 |
0 |
| T25 |
0 |
9688 |
0 |
0 |
| T26 |
0 |
186080 |
0 |
0 |
| T27 |
0 |
261944 |
0 |
0 |
| T28 |
0 |
1592 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
5712839 |
0 |
0 |
| T5 |
898613 |
92666 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
59226 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
31182 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
42637 |
0 |
0 |
| T25 |
0 |
4663 |
0 |
0 |
| T26 |
0 |
37658 |
0 |
0 |
| T27 |
0 |
62766 |
0 |
0 |
| T28 |
0 |
681 |
0 |
0 |
| T51 |
0 |
18207 |
0 |
0 |
| T52 |
0 |
57951 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T5,T9,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T5,T9,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T5,T9,T10 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T9,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T9,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T5,T9,T13 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T5,T9,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T5,T9,T10 |
| 0 |
0 |
Covered |
T5,T9,T10 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T9,T13 |
| 0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
183608 |
0 |
0 |
| T5 |
898613 |
2966 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
1907 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
997 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
1376 |
0 |
0 |
| T25 |
0 |
150 |
0 |
0 |
| T26 |
0 |
1211 |
0 |
0 |
| T27 |
0 |
2014 |
0 |
0 |
| T28 |
0 |
22 |
0 |
0 |
| T51 |
0 |
586 |
0 |
0 |
| T52 |
0 |
1861 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
27070701 |
0 |
0 |
| T5 |
898613 |
321656 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
340488 |
0 |
0 |
| T10 |
504 |
504 |
0 |
0 |
| T11 |
144 |
144 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
117408 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
373016 |
0 |
0 |
| T25 |
0 |
9688 |
0 |
0 |
| T26 |
0 |
186080 |
0 |
0 |
| T27 |
0 |
261944 |
0 |
0 |
| T28 |
0 |
1592 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
27070701 |
0 |
0 |
| T5 |
898613 |
321656 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
340488 |
0 |
0 |
| T10 |
504 |
504 |
0 |
0 |
| T11 |
144 |
144 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
117408 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
373016 |
0 |
0 |
| T25 |
0 |
9688 |
0 |
0 |
| T26 |
0 |
186080 |
0 |
0 |
| T27 |
0 |
261944 |
0 |
0 |
| T28 |
0 |
1592 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
27070701 |
0 |
0 |
| T5 |
898613 |
321656 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
340488 |
0 |
0 |
| T10 |
504 |
504 |
0 |
0 |
| T11 |
144 |
144 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
117408 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
373016 |
0 |
0 |
| T25 |
0 |
9688 |
0 |
0 |
| T26 |
0 |
186080 |
0 |
0 |
| T27 |
0 |
261944 |
0 |
0 |
| T28 |
0 |
1592 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150363875 |
183608 |
0 |
0 |
| T5 |
898613 |
2966 |
0 |
0 |
| T6 |
44651 |
0 |
0 |
0 |
| T8 |
192970 |
0 |
0 |
0 |
| T9 |
140390 |
1907 |
0 |
0 |
| T10 |
504 |
0 |
0 |
0 |
| T11 |
144 |
0 |
0 |
0 |
| T12 |
481198 |
0 |
0 |
0 |
| T13 |
166036 |
997 |
0 |
0 |
| T14 |
36572 |
0 |
0 |
0 |
| T15 |
2128 |
0 |
0 |
0 |
| T24 |
0 |
1376 |
0 |
0 |
| T25 |
0 |
150 |
0 |
0 |
| T26 |
0 |
1211 |
0 |
0 |
| T27 |
0 |
2014 |
0 |
0 |
| T28 |
0 |
22 |
0 |
0 |
| T51 |
0 |
586 |
0 |
0 |
| T52 |
0 |
1861 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T5,T8,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T5,T6 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
3063989 |
0 |
0 |
| T1 |
4025 |
832 |
0 |
0 |
| T2 |
1160 |
0 |
0 |
0 |
| T3 |
1697 |
0 |
0 |
0 |
| T4 |
1255 |
0 |
0 |
0 |
| T5 |
198135 |
28392 |
0 |
0 |
| T6 |
139317 |
832 |
0 |
0 |
| T7 |
1116 |
0 |
0 |
0 |
| T8 |
94768 |
4992 |
0 |
0 |
| T9 |
306225 |
35504 |
0 |
0 |
| T10 |
5644 |
0 |
0 |
0 |
| T12 |
0 |
9984 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
| T14 |
0 |
832 |
0 |
0 |
| T15 |
0 |
832 |
0 |
0 |
| T23 |
0 |
100 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
482393150 |
0 |
0 |
| T1 |
4025 |
3940 |
0 |
0 |
| T2 |
1160 |
1079 |
0 |
0 |
| T3 |
1697 |
1626 |
0 |
0 |
| T4 |
1255 |
1162 |
0 |
0 |
| T5 |
198135 |
198104 |
0 |
0 |
| T6 |
139317 |
139254 |
0 |
0 |
| T7 |
1116 |
1042 |
0 |
0 |
| T8 |
94768 |
94689 |
0 |
0 |
| T9 |
306225 |
306198 |
0 |
0 |
| T10 |
5644 |
5549 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
482393150 |
0 |
0 |
| T1 |
4025 |
3940 |
0 |
0 |
| T2 |
1160 |
1079 |
0 |
0 |
| T3 |
1697 |
1626 |
0 |
0 |
| T4 |
1255 |
1162 |
0 |
0 |
| T5 |
198135 |
198104 |
0 |
0 |
| T6 |
139317 |
139254 |
0 |
0 |
| T7 |
1116 |
1042 |
0 |
0 |
| T8 |
94768 |
94689 |
0 |
0 |
| T9 |
306225 |
306198 |
0 |
0 |
| T10 |
5644 |
5549 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
482393150 |
0 |
0 |
| T1 |
4025 |
3940 |
0 |
0 |
| T2 |
1160 |
1079 |
0 |
0 |
| T3 |
1697 |
1626 |
0 |
0 |
| T4 |
1255 |
1162 |
0 |
0 |
| T5 |
198135 |
198104 |
0 |
0 |
| T6 |
139317 |
139254 |
0 |
0 |
| T7 |
1116 |
1042 |
0 |
0 |
| T8 |
94768 |
94689 |
0 |
0 |
| T9 |
306225 |
306198 |
0 |
0 |
| T10 |
5644 |
5549 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
3063989 |
0 |
0 |
| T1 |
4025 |
832 |
0 |
0 |
| T2 |
1160 |
0 |
0 |
0 |
| T3 |
1697 |
0 |
0 |
0 |
| T4 |
1255 |
0 |
0 |
0 |
| T5 |
198135 |
28392 |
0 |
0 |
| T6 |
139317 |
832 |
0 |
0 |
| T7 |
1116 |
0 |
0 |
0 |
| T8 |
94768 |
4992 |
0 |
0 |
| T9 |
306225 |
35504 |
0 |
0 |
| T10 |
5644 |
0 |
0 |
0 |
| T12 |
0 |
9984 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
| T14 |
0 |
832 |
0 |
0 |
| T15 |
0 |
832 |
0 |
0 |
| T23 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
482393150 |
0 |
0 |
| T1 |
4025 |
3940 |
0 |
0 |
| T2 |
1160 |
1079 |
0 |
0 |
| T3 |
1697 |
1626 |
0 |
0 |
| T4 |
1255 |
1162 |
0 |
0 |
| T5 |
198135 |
198104 |
0 |
0 |
| T6 |
139317 |
139254 |
0 |
0 |
| T7 |
1116 |
1042 |
0 |
0 |
| T8 |
94768 |
94689 |
0 |
0 |
| T9 |
306225 |
306198 |
0 |
0 |
| T10 |
5644 |
5549 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
482393150 |
0 |
0 |
| T1 |
4025 |
3940 |
0 |
0 |
| T2 |
1160 |
1079 |
0 |
0 |
| T3 |
1697 |
1626 |
0 |
0 |
| T4 |
1255 |
1162 |
0 |
0 |
| T5 |
198135 |
198104 |
0 |
0 |
| T6 |
139317 |
139254 |
0 |
0 |
| T7 |
1116 |
1042 |
0 |
0 |
| T8 |
94768 |
94689 |
0 |
0 |
| T9 |
306225 |
306198 |
0 |
0 |
| T10 |
5644 |
5549 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
482393150 |
0 |
0 |
| T1 |
4025 |
3940 |
0 |
0 |
| T2 |
1160 |
1079 |
0 |
0 |
| T3 |
1697 |
1626 |
0 |
0 |
| T4 |
1255 |
1162 |
0 |
0 |
| T5 |
198135 |
198104 |
0 |
0 |
| T6 |
139317 |
139254 |
0 |
0 |
| T7 |
1116 |
1042 |
0 |
0 |
| T8 |
94768 |
94689 |
0 |
0 |
| T9 |
306225 |
306198 |
0 |
0 |
| T10 |
5644 |
5549 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
482479900 |
0 |
0 |
0 |