dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 451291024 2863757 0 0
DepthKnown_A 451291024 451156511 0 0
RvalidKnown_A 451291024 451156511 0 0
WreadyKnown_A 451291024 451156511 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 2863757 0 0
T1 28228 832 0 0
T2 168616 14153 0 0
T3 142409 1663 0 0
T4 2429 100 0 0
T5 618803 2501 0 0
T6 1509 100 0 0
T7 2529 832 0 0
T8 236347 0 0 0
T9 2654 0 0 0
T10 1847 0 0 0
T11 0 1663 0 0
T12 0 19129 0 0
T16 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 451291024 3217971 0 0
DepthKnown_A 451291024 451156511 0 0
RvalidKnown_A 451291024 451156511 0 0
WreadyKnown_A 451291024 451156511 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 3217971 0 0
T1 28228 832 0 0
T2 168616 24266 0 0
T3 142409 832 0 0
T4 2429 100 0 0
T5 618803 4575 0 0
T6 1509 100 0 0
T7 2529 832 0 0
T8 236347 0 0 0
T9 2654 0 0 0
T10 1847 0 0 0
T11 0 832 0 0
T12 0 13312 0 0
T16 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 451291024 190296 0 0
DepthKnown_A 451291024 451156511 0 0
RvalidKnown_A 451291024 451156511 0 0
WreadyKnown_A 451291024 451156511 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 190296 0 0
T2 168616 1471 0 0
T3 142409 0 0 0
T4 2429 100 0 0
T5 618803 0 0 0
T6 1509 100 0 0
T7 2529 0 0 0
T8 236347 233 0 0
T9 2654 0 0 0
T10 1847 0 0 0
T11 24167 0 0 0
T12 0 2806 0 0
T15 0 173 0 0
T16 0 128 0 0
T17 0 241 0 0
T25 0 66 0 0
T26 0 100 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 451291024 449407 0 0
DepthKnown_A 451291024 451156511 0 0
RvalidKnown_A 451291024 451156511 0 0
WreadyKnown_A 451291024 451156511 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 449407 0 0
T2 168616 6576 0 0
T3 142409 0 0 0
T4 2429 100 0 0
T5 618803 0 0 0
T6 1509 100 0 0
T7 2529 0 0 0
T8 236347 1034 0 0
T9 2654 0 0 0
T10 1847 0 0 0
T11 24167 0 0 0
T12 0 2805 0 0
T15 0 173 0 0
T16 0 128 0 0
T17 0 241 0 0
T25 0 66 0 0
T26 0 440 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 451291024 6380018 0 0
DepthKnown_A 451291024 451156511 0 0
RvalidKnown_A 451291024 451156511 0 0
WreadyKnown_A 451291024 451156511 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 6380018 0 0
T1 28228 731 0 0
T2 168616 35302 0 0
T3 142409 6030 0 0
T4 2429 1 0 0
T5 618803 977 0 0
T6 1509 1 0 0
T7 2529 46 0 0
T8 236347 4237 0 0
T9 2654 35 0 0
T10 1847 73 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 451291024 13838027 0 0
DepthKnown_A 451291024 451156511 0 0
RvalidKnown_A 451291024 451156511 0 0
WreadyKnown_A 451291024 451156511 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 13838027 0 0
T1 28228 731 0 0
T2 168616 141287 0 0
T3 142409 6030 0 0
T4 2429 1 0 0
T5 618803 4072 0 0
T6 1509 1 0 0
T7 2529 46 0 0
T8 236347 17624 0 0
T9 2654 137 0 0
T10 1847 275 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 451291024 451156511 0 0
T1 28228 28139 0 0
T2 168616 168609 0 0
T3 142409 142326 0 0
T4 2429 2339 0 0
T5 618803 618740 0 0
T6 1509 1440 0 0
T7 2529 2474 0 0
T8 236347 236252 0 0
T9 2654 2568 0 0
T10 1847 1758 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%