Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
22593172 |
0 |
0 |
T3 |
881094 |
181706 |
0 |
0 |
T4 |
15588 |
24 |
0 |
0 |
T5 |
469009 |
48382 |
0 |
0 |
T6 |
111028 |
156176 |
0 |
0 |
T7 |
32524 |
11894 |
0 |
0 |
T8 |
82443 |
1404 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
44776 |
0 |
0 |
T11 |
57282 |
48373 |
0 |
0 |
T12 |
26294 |
24934 |
0 |
0 |
T23 |
0 |
181998 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
125134639 |
0 |
0 |
T3 |
881094 |
841351 |
0 |
0 |
T4 |
15588 |
15588 |
0 |
0 |
T5 |
469009 |
414871 |
0 |
0 |
T6 |
111028 |
800895 |
0 |
0 |
T7 |
32524 |
32228 |
0 |
0 |
T8 |
82443 |
82228 |
0 |
0 |
T9 |
228660 |
228456 |
0 |
0 |
T10 |
360376 |
359093 |
0 |
0 |
T11 |
57282 |
57214 |
0 |
0 |
T12 |
26294 |
26142 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
125134639 |
0 |
0 |
T3 |
881094 |
841351 |
0 |
0 |
T4 |
15588 |
15588 |
0 |
0 |
T5 |
469009 |
414871 |
0 |
0 |
T6 |
111028 |
800895 |
0 |
0 |
T7 |
32524 |
32228 |
0 |
0 |
T8 |
82443 |
82228 |
0 |
0 |
T9 |
228660 |
228456 |
0 |
0 |
T10 |
360376 |
359093 |
0 |
0 |
T11 |
57282 |
57214 |
0 |
0 |
T12 |
26294 |
26142 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
125134639 |
0 |
0 |
T3 |
881094 |
841351 |
0 |
0 |
T4 |
15588 |
15588 |
0 |
0 |
T5 |
469009 |
414871 |
0 |
0 |
T6 |
111028 |
800895 |
0 |
0 |
T7 |
32524 |
32228 |
0 |
0 |
T8 |
82443 |
82228 |
0 |
0 |
T9 |
228660 |
228456 |
0 |
0 |
T10 |
360376 |
359093 |
0 |
0 |
T11 |
57282 |
57214 |
0 |
0 |
T12 |
26294 |
26142 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
22593172 |
0 |
0 |
T3 |
881094 |
181706 |
0 |
0 |
T4 |
15588 |
24 |
0 |
0 |
T5 |
469009 |
48382 |
0 |
0 |
T6 |
111028 |
156176 |
0 |
0 |
T7 |
32524 |
11894 |
0 |
0 |
T8 |
82443 |
1404 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
44776 |
0 |
0 |
T11 |
57282 |
48373 |
0 |
0 |
T12 |
26294 |
24934 |
0 |
0 |
T23 |
0 |
181998 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
23750017 |
0 |
0 |
T3 |
881094 |
192151 |
0 |
0 |
T4 |
15588 |
20 |
0 |
0 |
T5 |
469009 |
50585 |
0 |
0 |
T6 |
111028 |
164604 |
0 |
0 |
T7 |
32524 |
12260 |
0 |
0 |
T8 |
82443 |
1540 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
47594 |
0 |
0 |
T11 |
57282 |
50654 |
0 |
0 |
T12 |
26294 |
25854 |
0 |
0 |
T23 |
0 |
192538 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
125134639 |
0 |
0 |
T3 |
881094 |
841351 |
0 |
0 |
T4 |
15588 |
15588 |
0 |
0 |
T5 |
469009 |
414871 |
0 |
0 |
T6 |
111028 |
800895 |
0 |
0 |
T7 |
32524 |
32228 |
0 |
0 |
T8 |
82443 |
82228 |
0 |
0 |
T9 |
228660 |
228456 |
0 |
0 |
T10 |
360376 |
359093 |
0 |
0 |
T11 |
57282 |
57214 |
0 |
0 |
T12 |
26294 |
26142 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
125134639 |
0 |
0 |
T3 |
881094 |
841351 |
0 |
0 |
T4 |
15588 |
15588 |
0 |
0 |
T5 |
469009 |
414871 |
0 |
0 |
T6 |
111028 |
800895 |
0 |
0 |
T7 |
32524 |
32228 |
0 |
0 |
T8 |
82443 |
82228 |
0 |
0 |
T9 |
228660 |
228456 |
0 |
0 |
T10 |
360376 |
359093 |
0 |
0 |
T11 |
57282 |
57214 |
0 |
0 |
T12 |
26294 |
26142 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
125134639 |
0 |
0 |
T3 |
881094 |
841351 |
0 |
0 |
T4 |
15588 |
15588 |
0 |
0 |
T5 |
469009 |
414871 |
0 |
0 |
T6 |
111028 |
800895 |
0 |
0 |
T7 |
32524 |
32228 |
0 |
0 |
T8 |
82443 |
82228 |
0 |
0 |
T9 |
228660 |
228456 |
0 |
0 |
T10 |
360376 |
359093 |
0 |
0 |
T11 |
57282 |
57214 |
0 |
0 |
T12 |
26294 |
26142 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
23750017 |
0 |
0 |
T3 |
881094 |
192151 |
0 |
0 |
T4 |
15588 |
20 |
0 |
0 |
T5 |
469009 |
50585 |
0 |
0 |
T6 |
111028 |
164604 |
0 |
0 |
T7 |
32524 |
12260 |
0 |
0 |
T8 |
82443 |
1540 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
47594 |
0 |
0 |
T11 |
57282 |
50654 |
0 |
0 |
T12 |
26294 |
25854 |
0 |
0 |
T23 |
0 |
192538 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
125134639 |
0 |
0 |
T3 |
881094 |
841351 |
0 |
0 |
T4 |
15588 |
15588 |
0 |
0 |
T5 |
469009 |
414871 |
0 |
0 |
T6 |
111028 |
800895 |
0 |
0 |
T7 |
32524 |
32228 |
0 |
0 |
T8 |
82443 |
82228 |
0 |
0 |
T9 |
228660 |
228456 |
0 |
0 |
T10 |
360376 |
359093 |
0 |
0 |
T11 |
57282 |
57214 |
0 |
0 |
T12 |
26294 |
26142 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
125134639 |
0 |
0 |
T3 |
881094 |
841351 |
0 |
0 |
T4 |
15588 |
15588 |
0 |
0 |
T5 |
469009 |
414871 |
0 |
0 |
T6 |
111028 |
800895 |
0 |
0 |
T7 |
32524 |
32228 |
0 |
0 |
T8 |
82443 |
82228 |
0 |
0 |
T9 |
228660 |
228456 |
0 |
0 |
T10 |
360376 |
359093 |
0 |
0 |
T11 |
57282 |
57214 |
0 |
0 |
T12 |
26294 |
26142 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
125134639 |
0 |
0 |
T3 |
881094 |
841351 |
0 |
0 |
T4 |
15588 |
15588 |
0 |
0 |
T5 |
469009 |
414871 |
0 |
0 |
T6 |
111028 |
800895 |
0 |
0 |
T7 |
32524 |
32228 |
0 |
0 |
T8 |
82443 |
82228 |
0 |
0 |
T9 |
228660 |
228456 |
0 |
0 |
T10 |
360376 |
359093 |
0 |
0 |
T11 |
57282 |
57214 |
0 |
0 |
T12 |
26294 |
26142 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
5465201 |
0 |
0 |
T3 |
881094 |
14141 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
10920 |
0 |
0 |
T6 |
111028 |
27746 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T12 |
26294 |
0 |
0 |
0 |
T13 |
0 |
14097 |
0 |
0 |
T15 |
0 |
66997 |
0 |
0 |
T25 |
0 |
54867 |
0 |
0 |
T26 |
0 |
26989 |
0 |
0 |
T40 |
0 |
757 |
0 |
0 |
T41 |
0 |
1072 |
0 |
0 |
T42 |
0 |
579 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
27206521 |
0 |
0 |
T2 |
360 |
360 |
0 |
0 |
T3 |
881094 |
34992 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
50032 |
0 |
0 |
T6 |
111028 |
304600 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T13 |
0 |
33896 |
0 |
0 |
T15 |
0 |
142872 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T25 |
0 |
205360 |
0 |
0 |
T26 |
0 |
86904 |
0 |
0 |
T27 |
0 |
25112 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
27206521 |
0 |
0 |
T2 |
360 |
360 |
0 |
0 |
T3 |
881094 |
34992 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
50032 |
0 |
0 |
T6 |
111028 |
304600 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T13 |
0 |
33896 |
0 |
0 |
T15 |
0 |
142872 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T25 |
0 |
205360 |
0 |
0 |
T26 |
0 |
86904 |
0 |
0 |
T27 |
0 |
25112 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
27206521 |
0 |
0 |
T2 |
360 |
360 |
0 |
0 |
T3 |
881094 |
34992 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
50032 |
0 |
0 |
T6 |
111028 |
304600 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T13 |
0 |
33896 |
0 |
0 |
T15 |
0 |
142872 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T25 |
0 |
205360 |
0 |
0 |
T26 |
0 |
86904 |
0 |
0 |
T27 |
0 |
25112 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
5465201 |
0 |
0 |
T3 |
881094 |
14141 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
10920 |
0 |
0 |
T6 |
111028 |
27746 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T12 |
26294 |
0 |
0 |
0 |
T13 |
0 |
14097 |
0 |
0 |
T15 |
0 |
66997 |
0 |
0 |
T25 |
0 |
54867 |
0 |
0 |
T26 |
0 |
26989 |
0 |
0 |
T40 |
0 |
757 |
0 |
0 |
T41 |
0 |
1072 |
0 |
0 |
T42 |
0 |
579 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T5,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
175629 |
0 |
0 |
T3 |
881094 |
451 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
353 |
0 |
0 |
T6 |
111028 |
891 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T12 |
26294 |
0 |
0 |
0 |
T13 |
0 |
456 |
0 |
0 |
T15 |
0 |
2145 |
0 |
0 |
T25 |
0 |
1760 |
0 |
0 |
T26 |
0 |
874 |
0 |
0 |
T40 |
0 |
24 |
0 |
0 |
T41 |
0 |
33 |
0 |
0 |
T42 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
27206521 |
0 |
0 |
T2 |
360 |
360 |
0 |
0 |
T3 |
881094 |
34992 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
50032 |
0 |
0 |
T6 |
111028 |
304600 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T13 |
0 |
33896 |
0 |
0 |
T15 |
0 |
142872 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T25 |
0 |
205360 |
0 |
0 |
T26 |
0 |
86904 |
0 |
0 |
T27 |
0 |
25112 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
27206521 |
0 |
0 |
T2 |
360 |
360 |
0 |
0 |
T3 |
881094 |
34992 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
50032 |
0 |
0 |
T6 |
111028 |
304600 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T13 |
0 |
33896 |
0 |
0 |
T15 |
0 |
142872 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T25 |
0 |
205360 |
0 |
0 |
T26 |
0 |
86904 |
0 |
0 |
T27 |
0 |
25112 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
27206521 |
0 |
0 |
T2 |
360 |
360 |
0 |
0 |
T3 |
881094 |
34992 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
50032 |
0 |
0 |
T6 |
111028 |
304600 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T13 |
0 |
33896 |
0 |
0 |
T15 |
0 |
142872 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T25 |
0 |
205360 |
0 |
0 |
T26 |
0 |
86904 |
0 |
0 |
T27 |
0 |
25112 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153656068 |
175629 |
0 |
0 |
T3 |
881094 |
451 |
0 |
0 |
T4 |
15588 |
0 |
0 |
0 |
T5 |
469009 |
353 |
0 |
0 |
T6 |
111028 |
891 |
0 |
0 |
T7 |
32524 |
0 |
0 |
0 |
T8 |
82443 |
0 |
0 |
0 |
T9 |
228660 |
0 |
0 |
0 |
T10 |
360376 |
0 |
0 |
0 |
T11 |
57282 |
0 |
0 |
0 |
T12 |
26294 |
0 |
0 |
0 |
T13 |
0 |
456 |
0 |
0 |
T15 |
0 |
2145 |
0 |
0 |
T25 |
0 |
1760 |
0 |
0 |
T26 |
0 |
874 |
0 |
0 |
T40 |
0 |
24 |
0 |
0 |
T41 |
0 |
33 |
0 |
0 |
T42 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
3443099 |
0 |
0 |
T1 |
3453 |
468 |
0 |
0 |
T2 |
2700 |
0 |
0 |
0 |
T3 |
272516 |
22595 |
0 |
0 |
T4 |
81008 |
832 |
0 |
0 |
T5 |
563553 |
11648 |
0 |
0 |
T6 |
423824 |
11408 |
0 |
0 |
T7 |
100242 |
832 |
0 |
0 |
T8 |
496587 |
832 |
0 |
0 |
T9 |
183932 |
832 |
0 |
0 |
T10 |
290564 |
7612 |
0 |
0 |
T11 |
0 |
2624 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
426387359 |
0 |
0 |
T1 |
3453 |
3396 |
0 |
0 |
T2 |
2700 |
2645 |
0 |
0 |
T3 |
272516 |
272507 |
0 |
0 |
T4 |
81008 |
80913 |
0 |
0 |
T5 |
563553 |
563316 |
0 |
0 |
T6 |
423824 |
423734 |
0 |
0 |
T7 |
100242 |
100189 |
0 |
0 |
T8 |
496587 |
496496 |
0 |
0 |
T9 |
183932 |
183923 |
0 |
0 |
T10 |
290564 |
290555 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
426387359 |
0 |
0 |
T1 |
3453 |
3396 |
0 |
0 |
T2 |
2700 |
2645 |
0 |
0 |
T3 |
272516 |
272507 |
0 |
0 |
T4 |
81008 |
80913 |
0 |
0 |
T5 |
563553 |
563316 |
0 |
0 |
T6 |
423824 |
423734 |
0 |
0 |
T7 |
100242 |
100189 |
0 |
0 |
T8 |
496587 |
496496 |
0 |
0 |
T9 |
183932 |
183923 |
0 |
0 |
T10 |
290564 |
290555 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
426387359 |
0 |
0 |
T1 |
3453 |
3396 |
0 |
0 |
T2 |
2700 |
2645 |
0 |
0 |
T3 |
272516 |
272507 |
0 |
0 |
T4 |
81008 |
80913 |
0 |
0 |
T5 |
563553 |
563316 |
0 |
0 |
T6 |
423824 |
423734 |
0 |
0 |
T7 |
100242 |
100189 |
0 |
0 |
T8 |
496587 |
496496 |
0 |
0 |
T9 |
183932 |
183923 |
0 |
0 |
T10 |
290564 |
290555 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
3443099 |
0 |
0 |
T1 |
3453 |
468 |
0 |
0 |
T2 |
2700 |
0 |
0 |
0 |
T3 |
272516 |
22595 |
0 |
0 |
T4 |
81008 |
832 |
0 |
0 |
T5 |
563553 |
11648 |
0 |
0 |
T6 |
423824 |
11408 |
0 |
0 |
T7 |
100242 |
832 |
0 |
0 |
T8 |
496587 |
832 |
0 |
0 |
T9 |
183932 |
832 |
0 |
0 |
T10 |
290564 |
7612 |
0 |
0 |
T11 |
0 |
2624 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
426387359 |
0 |
0 |
T1 |
3453 |
3396 |
0 |
0 |
T2 |
2700 |
2645 |
0 |
0 |
T3 |
272516 |
272507 |
0 |
0 |
T4 |
81008 |
80913 |
0 |
0 |
T5 |
563553 |
563316 |
0 |
0 |
T6 |
423824 |
423734 |
0 |
0 |
T7 |
100242 |
100189 |
0 |
0 |
T8 |
496587 |
496496 |
0 |
0 |
T9 |
183932 |
183923 |
0 |
0 |
T10 |
290564 |
290555 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
426387359 |
0 |
0 |
T1 |
3453 |
3396 |
0 |
0 |
T2 |
2700 |
2645 |
0 |
0 |
T3 |
272516 |
272507 |
0 |
0 |
T4 |
81008 |
80913 |
0 |
0 |
T5 |
563553 |
563316 |
0 |
0 |
T6 |
423824 |
423734 |
0 |
0 |
T7 |
100242 |
100189 |
0 |
0 |
T8 |
496587 |
496496 |
0 |
0 |
T9 |
183932 |
183923 |
0 |
0 |
T10 |
290564 |
290555 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
426387359 |
0 |
0 |
T1 |
3453 |
3396 |
0 |
0 |
T2 |
2700 |
2645 |
0 |
0 |
T3 |
272516 |
272507 |
0 |
0 |
T4 |
81008 |
80913 |
0 |
0 |
T5 |
563553 |
563316 |
0 |
0 |
T6 |
423824 |
423734 |
0 |
0 |
T7 |
100242 |
100189 |
0 |
0 |
T8 |
496587 |
496496 |
0 |
0 |
T9 |
183932 |
183923 |
0 |
0 |
T10 |
290564 |
290555 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426474204 |
0 |
0 |
0 |